# **DATASHEET** ENSEMBLE™ FAMILY E1 SERIES EMBEDDED MICROCONTROLLERS # EXTREME LOW POWER MCU: CORTEX-M55 CPU w/HELIUM VECTOR EXT, ETHOS-U55 NPU, DEEP SECURITY, 2D GPU, MIPI-DSI, CAMERA I/F, ANALOG, 4.5MB SRAM, 1.5MB MRAM #### **Features** #### **High-Efficiency MCU Core** - High-Efficiency (HE) Arm® Cortex®-M55 Core, up to 160 MHz, with Helium™ Vector Processing Extension, Double-Precision FPU, 512KB of SRAM 0-wait State Tightly Coupled Memory, 32KB Instruction and Data Caches, Armv8.1-M ISA with Arm TrustZone®, and 4.37 CoreMark®/MHz Performance Benchmark - High-Performance 400-MHz 64-bit AXI Bus Fabric #### Efficient Micro NPU for ML/AI Acceleration - 1× Ethos-U55 NPU (NPU-HE), 128 MAC/cycle up to 160 MHz and 46 GOPS, Supporting RNN and CNN Networks - 800× Performance Uplift from Cortex-M4 for Inference Time (Source: Arm. MobileNet V2 1.0 Model for Object Classification) - 76× Less Energy Consumed when Using Ethos-U55 Together with Cortex-M55 (Source: Arm. Measured on Alif Semiconductor Ensemble Device. MobileNet V2 1.0 Model for Object Classification) #### **Extreme-Low Power Technology** - Autonomous Intelligent Power Management (aiPM™) - FD-SOI Low Leakage Process - 1.7 μA Consumed in STOP Mode with LPRTC, LPTIMER, LPCMP, BOR, 4KB Utility SRAM, Wake Pins - As Low as 29 μA/MHz Dynamic Consumption for High-Efficiency Cortex-M55 - Multiple Power Domains, Dynamic Power Gating, Voltage and Clock Scaling, DC-DC Converter #### **On-Chip Application Memory** - High Endurance MRAM Non-Volatile Memory - 1.5MB - SRAM - 4.25MB - Optional Data Retention of 256KB or 512KB TCM SRAM Consuming 2.25 μA or 4.5 μA - 4KB Always-On Utility SRAM - Up to 512KB Zero Wait-State #### **External Memory Interfaces** - 1× Octal SPI at up to 100 MHz for up to 100 MB/s SDR, 200 MB/s DDR, with Inline AES Decryption, XIP Mode Support, HyperBus Protocol Support, Enabling External Memory Expansion - 1× SD® v4.2, eMMC™ v5.1 Channel with DMA #### **Secure Enclave** - Hardware-based Root-of-Trust (RoT) with Unique Device ID - Secure Key Generation and Storage, Secure Certificate Storage - Factory-provisioned Private Keys - Crypto Accelerators—AES (up to AES-256), ECC (up to 384 bits), SHA (up to SHA-256), RSA (up to RSA-3072), and NIST compliant TRNG - Secure Debugging with Certificate Authentication #### **Timing Control and Measurement** - 8× Universal High-Resolution 32-bit Timers Capable of Motor and LED Lighting Control - 1× Watchdog Timer - 2× Low-Power 32-bit Timers - 1× Real-Time Counter - 4× Quadrature Encoder Counters #### **Serial Communication Interfaces** - 1× USB 2.0 HS/FS Host/Device with DMA - 1× SDIO v4.1 Channel with DMA - 1× CAN FD Channel up to 10 Mbps - 1× MIPI® I3C® Channel - 4× I2C Channels up to 3.4 Mbps Throughput - 1× Low-Power I2C Channel - 6× UART Channels up to 2.5 Mbps (2× with RS-485 Driver Control) - 1× Low-Power UART Channel - 4× SPI Channels up to 50 Mbps Throughput - 1× Low-Power SPI Channel #### **Analog Interface Capabilities** - 2× 12-bit SAR ADC (12 Single-Ended Inputs) - 1× 24-bit Sigma-Delta ADC (4 Differential Inputs) - Programmable Gain Instrumentation Amplifier (1× to 128×) - 1× 12-bit DAC (1 channel) - 2× High-Speed Analog Comparators with 2.5-ns Response (8 Inputs) - 1× Low-Power Analog Comparator (4 Inputs) - Internal Temperature Sensor - Internal Precision Reference Voltage #### **Camera Interfaces** 1× Low-Power Camera Parallel Interface (LPCPI), up to 8 bits #### **Display Interfaces** - Graphics LCD Controller - 1× Display Parallel Interface (DPI), up to 24-bit RGB - 1× 2-Lane MIPI D-PHY DSI #### **Graphics** • D/AVE 2D Graphics Processing Unit #### **Audio Interfaces** - 2× I2S Synchronous Stereo Audio Interfaces - 1× Low-Power I2S Stereo Audio Interface - 4× 2-channel Pulse Density Modulation (PDM) Microphone Inputs (8 Mono Microphones) - 4× 2-channel Low-Power PDM Microphone Inputs (8 Mono Microphones) #### **General Input/Output** - Up to 120× 1.8-V GPIOs (Shared with Peripherals) - Up to 8× Selectable 1.8-V to 3.3-V GPIOs (Shared with Peripherals) #### **Clock Generation** - LFRC Internal Low-Frequency RC Oscillator (32.7 kHz, ±4%) - HFRC Internal High-Frequency RC Oscillator (Up to 76.8 MHz, ±2%) - LFXO External Low-Power Crystal Oscillator or Quartz Crystal (32.768 kHz) - HFXO External High-Frequency Crystal Oscillator or Quartz Crystal (24 MHz to 38.4 MHz) - One User Fractional Mode PLL #### **System** - Global Event Mapping to Configurable Triggers - 2× 32-Channel General DMA Controllers - CRC Calculation Accelerator with Programmable Polynomials - Programmable Low Supply Voltage Detect Warning (Brown-Out Detect) - Power-On Reset and Brown Out Reset - Real-Time Clock - JTAG/SWD Debug Interface #### **Operating Parameters** - 1.75 V to 4.2 V Primary Supply Range - 1.08 V to 1.98 V I/O Supply Range (1.8 V I/O) - 3.0 V to 4.2 V I/O Supply Range (3.3 V Flex I/O) - -40 °C to 105 °C Industrial Ambient Temperature Range - -40 °C to 125 °C Industrial Junction Temperature Range #### **Packages** • FBGA194, 0.5 mm Pitch **FBGA** | Features | 2 | 3.12.1 NVIC Overview | 33 | |--------------------------------------------|------|------------------------------------------|------| | 1 Preface | 6 | 3.12.2 IRQRTR Overview | 33 | | 2 Device Overview | 7 | 3.12.3 EVTRTR Overview | 34 | | 2.1 Device Description | 7 | 3.13 DMA Management | 36 | | 2.2 Device Block Diagram | 8 | 3.13.1 DMA Architecture Overview | 36 | | 2.3 Device Features Summary and Comparison | 9 | 3.13.2 DMA Controllers Overview | 37 | | 3 Functional Overview | 11 | 3.14 Timers and Counters | 37 | | 3.1 Real-Time Processor | 11 | 3.14.1 LPTIMER Overview | . 37 | | 3.1.1 M55-HE Overview | 11 | 3.14.2 UTIMER Overview | 38 | | 3.2 Neural Processing Unit (NPU) | 12 | 3.14.3 WDT_RTSS Overview | 42 | | 3.2.1 NPU-HE Overview | . 12 | 3.14.4 LPRTC Overview | 42 | | 3.3 2D-Graphics Accelerator (GPU) | 13 | 3.14.5 System Timers Overview | 43 | | 3.4 Secure Enclave Subsystem (SESS) | 14 | 3.15 General-Purpose Input/Output Module | 43 | | 3.4.1 Security Architecture Overview | 14 | 3.16 Communication Peripherals | 47 | | 3.4.2 Cryptographic Services | 15 | 3.16.1 CANFD Overview | 47 | | 3.5 Interconnect | . 15 | 3.16.2 CRC Overview | 48 | | 3.6 Power Supply Management | 17 | 3.16.3 I2C Overview | 49 | | 3.6.1 Power Domains | 17 | 3.16.4 I2S Overview | 51 | | 3.6.2 Voltage Supplies | 21 | 3.16.5 I3C Overview | 52 | | 3.6.3 Power Modes | . 23 | 3.16.6 PDM Overview | 53 | | 3.6.4 Power Supply Supervisors | 23 | 3.16.7 SPI Overview | 55 | | 3.7 Reset Management Overview | 24 | 3.16.8 UART Overview | 57 | | 3.8 Clock Generation and Control | 26 | 3.16.9 USB Overview | 60 | | 3.9 Signal Multiplexing and I/O Buffer | | 3.17 External Memory Interfaces | 61 | | Configuration | | 3.17.1 Cryptographic OSPI Overview | 61 | | 3.9.1 Signal Multiplexing | 28 | 3.17.2 SDMMC Overview | 63 | | 3.9.2 I/O Buffer Configuration | 29 | 3.18 Camera Interfaces | 65 | | 3.10 Inter-Processor Communication | 30 | 3.18.1 CPI Overview | 65 | | 3.10.1 HWSEM Overview | 30 | 3.19 Display Interfaces | 67 | | 3.10.2 MHU Overview | 30 | 3.19.1 DPI Controller Overview | 67 | | 3.11 Memories | | 3.19.2 DSI Overview | . 69 | | 3.11.1 MRAM Overview | 31 | 3.20 Analog Peripherals | 70 | | 3.11.2 SRAM Overview | . 31 | 3.20.1 ADC Overview | 70 | | 3.11.3 TCM Overview | . 32 | 3.20.2 DAC12 Overview | 71 | | 3.11.4 External Memory Expansion Options | 32 | 3.20.3 CMP Overview | 71 | | 3.11.5 Memory Mapping | 33 | 3.20.4 LPCMP Overview | 72 | | 3.12 Interrupts and Events Management | 33 | 3.20.5 TSENS Overview | 73 | | 3.20.6 Analog Signals | 5.7.3 Communication Peripherals | 126 | |--------------------------------------------------|-----------------------------------|-----| | 3.21 Debug Infrastructure | 5.7.4 External Memory Interfaces | 132 | | 4 Pin Assignments 76 | 5.7.5 Camera Interfaces | 136 | | 4.1 Pin Location per Package Type 76 | 5.7.6 Display Interfaces | 136 | | 4.1.1 FBGA194 Package Pin Location Assignment 76 | 5.7.7 Debug Interface | 137 | | 4.2 Pin Function Options by Location 78 | 6 Package Information | 139 | | 4.3 Pin Function Multiplexing105 | 6.1 Device Marking Definition | 139 | | 5 Electrical Characteristics 109 | 6.2 Package Specifications | 142 | | 5.1 Absolute Maximum Ratings | 6.2.1 FBGA194 Package Information | 142 | | 5.1.1 Maximum Supply Current109 | 6.3 Storage Conditions | 143 | | 5.1.2 Maximum Performance Ratings 109 | 7 Ordering Information | 144 | | 5.2 Operating Conditions | 8 Legal and Support Information | 145 | | 5.2.1 General Operating Conditions110 | 8.1 Disclaimers | 145 | | 5.2.2 Device Power Modes | 8.2 Related Documents and Tools | 145 | | 5.2.3 Power Sequence | 8.3 Contact Information | 145 | | 5.2.4 Reference Voltage Characteristics 115 | 8.4 Trademarks | 146 | | 5.2.5 Electrical Sensitivity Characteristics 116 | 8.5 Acronyms | 146 | | 5.3 Clock Characteristics116 | 9 Revision History | 164 | | 5.3.1 External Clock Source Characteristics116 | | | | 5.3.2 Internal Clock Source Characteristics 117 | | | | 5.3.3 PLL Characteristics | | | | 5.4 Memory Characteristics117 | | | | 5.5 I/O Buffer Characteristics | | | | 5.5.1 I/O Parameter Test Conditions118 | | | | 5.5.2 LVCMOS DC Specifications | | | | 5.5.3 Dual-Voltage (Flex) LVCMOS DC | | | | Specifications | | | | 5.5.4 MIPI DSI DC Specifications | | | | 5.5.5 USB DC Specifications | | | | 5.6 Analog Peripherals Characteristics120 | | | | 5.6.1 ADC Characteristics | | | | 5.6.2 DAC12 Characteristics | | | | 5.6.3 CMP Characteristics | | | | 5.6.4 LPCMP Characteristics | | | | 5.7 Timing Characteristics | | | | 5.7.1 Timing Test Conditions | | | | 5.7.2 Timers and Counters 124 | | | # 1 Preface This document contains fundamental technical information for the Alif Semiconductor E1 series devices. Device information herein includes features description, electrical and mechanical characteristics with specifications, and ordering information. There are references to third-party technical documents as noted within this document. For more information on processors, peripheral functions, and programming settings, refer to the corresponding device series-specific Hardware Reference Manual. For managing software configurations of device resources, power, pins, clocks, DMA requests, interrupts, and various other additional settings, refer to the <u>Alif Conductor</u> tool. ### 2 Device Overview # 2.1 Device Description The families of fusion processors and microcontrollers (MCUs) from Alif Semiconductor create a scalable and compatible continuum of highly integrated embedded processor devices for use in low-end to high-end intelligent IoT end-point applications. Architected for power efficiency and long battery life, these devices deliver high computation and ML/Al capability, multi-layered security, computer vision, and highly interactive human-machine interface. Individual device selections within a family of devices scale up starting with single-core MCUs, dual-core MCUs, triple-core MCU/MPU fusion processors, and quad-core MCU/MPU fusion processors to match specific applications. Across all devices are common peripherals, common power management schemes, and a common interconnection fabric making it easy to re-use software and hardware over many varied projects. This document covers the single-core E1 embedded microcontrollers series from the Ensemble™ family. **Power efficiency**—In addition to the use of FD-SOI silicon process technology, *aiPM* provides fine granular control over the processing, memory, and peripheral resources of the device, resulting in extreme power conservation that consumes only what is needed, when its needed, at any given instant based on use case. **Computation and ML/AI**—Single-core design with one Arm Cortex-M55 Real-Time core, optimized for extreme low power operation. Machine Learning and AI tasks are accelerated by single Arm Ethos-U55 neural processing unit generating as much as 46 GOPS. E1 devices can operate with an RTOS, while using only the on-chip memory resources. Additional RAM or Flash memory may be accessed externally through a high-speed Octal SPI interface supporting XIP mode and HyperBus protocol. An in-line AES decryption module in the Octal SPI interface ensures the confidentiality of the data and/or code stored in the external memory devices. **Connectivity**—E1 devices support many wired interfaces including USB, SDIO, CANFD, I3C, I2C, and more. **Security**—An isolated Secure Enclave manages the entire life cycle of the end application from manufacture, to deployment, to secure Firmware Over-The-Air updates, and to retirement. A unique Root-of-Trust existing in the enclave enables a trusted on-chip platform for key generation, secure storage, secure boot, cryptographic acceleration, and more. The Secure Enclave also enables certificate-based secure debugging. **Computer Vision**—Integrated camera interface enables connection of low-power image sensors for Al image classification using the Arm Ethos-U55 NPU. Biometric ID, face detection, object classification, barcode reading, and other vision applications can execute while consuming very little energy. **Sensor Fusion and Voice Processing**—The Arm Ethos-U55 NPU and the Helium vector extension on the Cortex-M55 CPU can be utilized to enable extremely fast and energy efficient processing of digitized sensor inputs from multiple sources. Helium accelerates DSP functions and Ethos brings ML-enhanced processing to portable applications measuring human metrics, mechanical vibrations, sounds, as well as speech processing such as key word spotting and interpreting voice commands through microphone inputs via LPPDM and LPI2S interfaces. **Color Display**—Integrated color display interfaces, including MIPI DSI, can drive a wide range of display panels with vivid graphics supported by the on-chip 2D graphics processing unit for attractive user interfaces. # 2.2 Device Block Diagram Figure 2-1 presents a simplified diagram of the operating regions and main internal components of the Alif Semiconductor E1 Series of devices. Figure 2-1 Device Block Diagram # 2.3 Device Features Summary and Comparison Table 2-1 presents device features supported and package options. **Table 2-1 Device Features and Peripherals** | Feature | | Definition | | | | |-----------------------------------------------|----------------------|---------------------------|--|--|--| | Package options | | FBGA194 | | | | | Processors and Accelerators | | | | | | | High-Efficiency Arm Cortex-M55 | M55-HE | Up to 160 MHz | | | | | Arm Ethos-U55 Neural Processing Units | NPU-HE | Up to 46 GOPS | | | | | D/AVE 2D Graphics Processing Unit | GPU2D | Yes | | | | | Security Subsystem | | | | | | | Secure Enclave | SE | Yes | | | | | Memory | | | | | | | On-Chip Non-volatile Application Memory | MRAM | 1.5MB | | | | | On-Chip Application SRAM | SRAM | 4.25MB | | | | | Timers and Counters | | | | | | | Low-Power Timer | LPTIMER (2) | 2 × 32-bit | | | | | Universal Timer | UTIMER | 8 × 32-bit | | | | | Watchdog Timer | WDT | 1 | | | | | Quadrature Encoder Counter | QEC | 4 | | | | | Low-Power Real-Time Counter | LPRTC (2) | 1 | | | | | General Input and Output | | | | | | | General Purpose I/O pins | GPIO | 120 (1.8 V) | | | | | Low-Power General Purpose I/O pins | LPGPIO (2) | 8 (1.8 V to 3.3 V) | | | | | Communication Peripherals | | | | | | | Controller Area Network | CANFD | 1 | | | | | Inter-Integrated Circuit | I2C | 4 | | | | | inter-integrated Circuit | LPI2C (2) | 1 | | | | | Inter-IC Sound | I2S | 2 | | | | | inter-ic Sound | LPI2S (2) | 1 | | | | | MIPI Improved Inter-Integrated Circuit | I3C | 1 | | | | | Pulco Donoity Modulation | PDM | 4× 2-channel | | | | | Pulse Density Modulation | LPPDM <sup>(2)</sup> | 4× 2-channel | | | | | Carial Darinhard Interface | SPI | 4 | | | | | Serial Peripheral Interface | LPSPI (2) | 1 | | | | | Universal Asynchronous Receiver/Transmitter | UART | 6 | | | | | Oniversal Asynchionous Receiver/ Italismitter | LPUART (2) | 1 | | | | | Universal Serial Bus | USB | USB 2.0 HS/FS Host/Device | | | | | Secure Digital Input Output | SDIO | SDIO v4.1 <sup>(1)</sup> | | | | | Feature | Definition | | | | | |--------------------------------|------------|---------------------------------------------|--|--|--| | External Memory Interfaces | | | | | | | Octal SPI | OSPI | 1 | | | | | Secure Digital Multimedia Card | SDMMC | SD v4.2, eMMC v5.1 <sup>(1)</sup> | | | | | Camera Subsystem | | | | | | | Camera Parallel Interface | LPCPI | Up to 8-bit | | | | | Display Subsystem | | | | | | | Graphics LCD Controller | CDC | 1 | | | | | Display Parallel Interface | DPI | Up to 24-bit RGB | | | | | MIPI Display Serial Interface | DSI | 2-Lane | | | | | Analog Peripherals | | | | | | | | ADC12 | 2 × 12-bit<br>(Up to 12 inputs) | | | | | Analog-to-Digital Converter | ADC24 | 1 × 24-bit<br>(Up to 4 differential inputs) | | | | | Digital-to-Analog Converter | DAC12 | 1 × 12-bit | | | | | High-Speed Comparator | СМР | 2<br>(8 inputs) | | | | | Low Power Comparator | LPCMP (2) | 1<br>(4 inputs) | | | | | Temperature Sensor | TSENS | Yes | | | | <sup>1.</sup> SDIO, SD, and eMMC are functions of memory card controller. There is only one memory card controller in the device. <sup>2.</sup> All Low Power (LP) peripherals are single-master accessible. Ensure that application software manages access to these LP peripherals such that no more than one bus master (CPU or DMA) attempts access at a time, using semaphores or similar techniques. <sup>3.</sup> For devices supporting optional features, see Section 7 $\,$ Ordering Information. ## 3 Functional Overview #### 3.1 Real-Time Processor #### 3.1.1 M55-HE Overview The Cortex-M55 High-Efficiency (M55-HE) processor implements the Armv8.1-M Mainline architecture that includes support for the M-profile Vector Extension (MVE), also known as Helium™. The M55-HE achieves high compute efficiency across scalar and vector operations, operating up to 160 MHz. The M55-HE memories are based on ultra-low leakage memory cells which results in low power consumption in sleep mode. The choice of TCM retention allows application-optimized tradeoff between current leakage during sleep and fast wake-up time. The device includes a single M55-HE processor that resides in the High-Efficiency Real-Time Subsystem (RTSS-HE). The RTSS-HE also includes various memories and peripherals. The M55-HE processor supports the following main features: - CPU revision: r1p0 - CPU core logic that includes: - In-order, four-stage integer pipeline with early completion of common arithmetic instructions - Instruction Fetch Unit (IFU) with 32-bit instruction fetch data width - Data Processing Unit (DPU) with 64-bit load/store data width - Support for up to 2 × 32-bit vector load operations in parallel - Extension Processing Unit (EPU) that works closely with the CPU core to support: - Scalar floating-point (VFPv5) operations: half-, single-, and double-precision - Vectored operations through MVE (Helium) - Integer - 128-bit SIMD floating-point: half- and single-precision - Double-Precision FPU - Support for other Extensions such as: - Armv8.1-M Main Extension (16-bit and 32-bit Thumb instruction set) - Armv8-M Security Extension (TrustZone) - DSP Extension - DSP Debug Extension - Reliability, Availability, and Serviceability (RAS) Extension - Unprivileged Debug Extension (UDE) - Memory architecture that includes: - Memory Authentication Unit (MAU) for memory access control: - Secure Memory Protection Unit (MPU) supporting 16 regions - Non-secure MPU supporting 16 regions - Security Attribution Unit (SAU) supporting 8 regions - TCM Gate Units (TGU): - o Instruction TGU (ITGU) protecting 16 address regions, each 16KB in size - o Data TGU (DTGU) protecting 16 address regions, each 16KB in size - Memory system: - 32KB L1 Instruction Cache (IRAM) - 32KB L1 Data Cache (DRAM) - 256KB Instruction TCM (ITCM); access to ITCM is over a single interface - 256KB Data TCM (DTCM); access to DTCM is over four interfaces - o Master AXI (M-AXI) interface for high latency memory or peripheral access - Interrupt control: - Nested Vectored Interrupt Controller (NVIC) for low-latency interrupt processing: - Supports 480 external interrupts, with 256 priority levels per interrupt - Wakeup interrupt control to allow the processor to enter low-power state: - Internal Wakeup Interrupt Controller (IWIC) - External Wakeup Interrupt Controller (EWIC) - Secure and non-secure Vector Table Offset Register (VTOR) - Debug and trace support: - Full set debug: - Breakpoint Unit (BPU) with 8 comparators - Data Watchpoint and Trace (DWT) unit with 4 comparators and Performance Monitoring Unit (PMU) - Trace infrastructure - CoreSight-compliant Debug Access Port (DAP): - Supports dynamic switching—Serial Wire / JTAG Debug Port (SWJ-DP) # 3.2 Neural Processing Unit (NPU) The Arm Ethos-U55 Neural Processing Unit (NPU) is a Machine Learning (ML) coprocessor that improves the inference performance of neural networks (NN). The NPU targets 8-bit and 16-bit integer quantized Convolutional Neural Networks (CNN) and Recurrent Neural Networks (RNN). The NPU includes a Direct Memory Access (DMA) controller that can read and write to external memory. The DMA controller reads the neural network description and transfers the input and output feature maps. The device includes up to one NPU coprocessor in the device High-Efficiency Region—NPU-HE. #### 3.2.1 NPU-HE Overview The NPU-HE supports the following main features: - Up to 46 GOPS performance using up to 128 MAC/cycle - Network support: CNN, RNN - On-the-fly weight decompression (8-bit weights) - 8-bit and 16-bit activations (input data) - Activation functions: - ReLU, ReLU1, ReLU6, and Leaky ReLU (LReLU) - Tanh - Sigmoid - Configurable Look-Up Table (LUT) - None or bypass - Element-wise operations: - Element-wise ADD and SUB - Element-wise Multiplication (MUL) - Element-wise Min and Max - Element-wise ABS - Element-wise Shift Left (SHL) and Shift Right (SHR) - Element-wise Count-Leading Zero (CLZ) - 24KB of internal shared cache memory (SHRAM) - Integrated DMA controller - Layer-by-layer visibility with Performance Monitoring Units (PMUs) # 3.3 2D-Graphics Accelerator (GPU) The D/AVE 2D Graphics Processing Unit (GPU2D) provides hardware acceleration for sophisticated vector-based graphical applications. The device includes one GPU2D module. The GPU2D supports the following main features: - Subpixel accurate rendering - Resolutions of up to 2048 × 2048 pixels - Operating clock frequency at 400 MHz. GPU render pipeline produces one pixel per clock cycle. - 16 blending modes - Patterns and gradients with alpha channel on all primitives - Render to texture - Textures up to 2048 × 1024 pixels - Texture blending - Bilinear filtering - Graphical primitives available: - Block Image Transfers (BLIT)—direct and stretch - Box - Circle—filled or empty (ring) - Convex polygon - Line - Supported caps: - Butt - o Round - Square - Supported line joins: - Bevel - Miter - Round - Supporting different start and end widths - Quad - Triangle - Triangle fan - Triangle list - Triangle stripe - Wedge-filled or empty - Graphical primitives attributes: - Anti-aliasing - Blend modes - Color - Edge blur - Linear alpha gradient - Pattern - Texture - U/V clamp, repeat support - No-, linear-, bilinear-filtering support - Run-Length Encoding (RLE) - Supported color coding formats: - Input - ARGB8888, RGB565, ARGB4444, ARGB1555, ALPHA8, AI44, RGBA8888, RGBA4444, RGBA5551, I8, I4, I2, I1, ALPHA4, ALPHA2, ALPHA1 - Output - ARGB8888, RGB565, ARGB4444, ALPHA8, RGBA8888, RGBA4444 # 3.4 Secure Enclave Subsystem (SESS) #### 3.4.1 Security Architecture Overview The device contains an advanced Secure Enclave (SE) that is responsible for managing the device security. The SE is an isolated subsystem with its own dedicated resources. The isolated subsystem reduces the attack surface for the SE along with the minimal software interfaces that are restricted to the Inter-Process Communication (IPC) Message Handling Units (MHUs). The SE boots first on Power-On-Reset (cold start). It runs the First Stage bootloader code from a private, immutable ROM. The SE performs certificate-based integrity and authenticity check on the Second Stage bootloader. It is loaded to the SE SRAM (SERAM) and the flow of execution is transferred to it. This mechanism enables the secure update of the Second Stage bootloader on the field. The boot process continues with processing of the application-specific device configuration. The SE applies configuration settings that partition the system resources (memory and peripherals) between the different application cores. Next, the SE bootloader performs a signature verification of the installed application binaries. If needed, it copies the specified binaries to their designated SRAM regions. Finally, a designated core is released from Reset to run its application. This completes the secure boot procedure. The remaining cores can be booted by the SE in response to a service request. The SE is also involved in the process of waking up from STOP mode. When a wakeup event is triggered, the SE CPU boots first. It checks if the SERAM is retained and continues the execution flow there. The SERAM code maps the wakeup event to the RTSS-HE core and promptly boots it. If the SERAM is not retained, then the SE validates the wakeup source and boots the RTSS-HE core. The retention of SERAM in the Secure Enclave or the SRAM (M55-HE TCM) in the RTSS-HE offers trade-off options between the leakage current and the wakeup time of the device. The SE provides traditional security functions such as: - Secure boot - Secure device configuration - HW Root-of-Trust (RoT) - Key management - Signature validation - Crypto operations - Life cycle management The Supervisor is responsible to: - Manage the OEM provisioning process and the Life Cycle State (LCS) - Apply the system configuration settings to the security firewalls and security HW in the system - Securely boot the Real-time core (M55-HE) as defined by the user's configuration file #### 3.4.2 Cryptographic Services The Secure Enclave (SE) supports a variety of Runtime Security and Cryptographic services that enable the OEM's application code to control security functions for the device and request cryptographic operations. These runtime services make use of IPC. The Runtime Cryptographic services include the ability of the OEM application code to make requests for standard and device-specific cryptographic operations like: - Creating keys - Using the keys to encrypt or decrypt - Return the device certificate - Authenticate the device - Validate the signature of images against the provisioned keys in the device - Secure boot a core - Write to MRAM memory - Process Alif Semiconductor's firmware updates #### 3.5 Interconnect The system interconnect provides the means of connecting bus masters (CPU cores, DMA controllers) to memory modules and peripherals. It is based on the Arm AMBA bus architecture utilizing a mix of AXI, AHB and APB buses. The backbone of the device interconnect is based on an AXI4 bus, featuring multiple master and slave ports. The processing subsystems have their own local buses connected as masters to the main AXI bus. The memory blocks and the peripheral subsystems connect as slaves to the main AXI bus. Some peripherals (such as SDMMC and USB) also can act as bus masters and connect via both master and slave ports. The master ports serve their DMA controllers to transfer data without CPU intervention, while the slave ports are intended for accessing their registers. Each master and slave port connects to the main AXI bus through Firewall Components (FC). They enforce run-time configurable access rights policy and address translation. Transaction gating is based on master ID, transaction type (instruction or data fetch) and TrustZone-defined secure world context. The FC configuration settings are set by the SE during the secure boot process. The applications specify their desired access paths and address regions in a dedicated region of the on-chip Non-Volatile Memory (NVM), which is MRAM. The SE applies these settings during the device boot process. The device interconnect supports the following main features: - High-performance AXI4 bus protocol - 64-bit wide read and write data paths - 400 MHz bus clock frequency - Burst-based transactions for optimizing bandwidth efficiency - TrustZone aware - Firewall controller and 14 firewall components to enforce secure policy constraining the bus master's access to the device resources - Firewall security monitoring function raising an interrupt when unauthorized access is attempted Figure 3-1 provides a high-level overview of the system interconnect implementation in the device. Figure 3-1 Interconnect Overview #### **NOTE** For managing software configurations of device resources, power, pins, clocks, DMA requests, interrupts, and various other additional settings, refer to the <u>Alif Conductor</u> tool. # 3.6 Power Supply Management The device has three operating regions that encapsulate top-level functions from a power consumption perspective: - Always-On (AON) Region—a group of rudimentary functions that are always powered when a constant power source is connected to the VDD\_BATT pin. - **High-Efficiency (HE) Region**—a group of compute, sensing, AI functions designed to operate at the highest efficiency. Many tasks can be performed in this region to conserve power and/or extend battery life before waking up the HP Region. - **High-Performance (HP) Region**—a group of Human-Machine Interface (HMI) and high-speed connectivity functions designed to operate at maximum performance. These functions are invoked only as required to conserve energy. The device block diagram (see Figure 2-1) illustrates these three operating regions and the functions available within each of the regions. A smart power management scheme named *ai*PM (autonomous intelligent Power Management) utilizes a hierarchy of multiple power domains, multiple internal voltage supplies, and multiple power modes to power on, in fine granularity, portions of the device only when they are needed based on use case, and off when not needed. Powering on and off portions of the device occurs automatically in hardware as required, but the power management policies are configured by software. **Multiple power domains**—There are six independent power domains in the device, each one with a dedicated power controller that is coordinated by digital logic and software configuration for automatic transitions—from power-up to full GO mode, and all modes in between. This scheme achieves optimum power efficiency based on the dynamic power demand of the device at any given moment in time. **Multiple voltage supplies**—There are internal device voltage supplies consisting of a series of Low Drop-Out (LDO) regulators and a dual-mode DC-to-DC buck converter (DC-DC) to generate 0.55 V, 0.8 V, and 1.8 V internal voltage rails that are automatically switched on and off as required for optimum performance and efficiency. **Multiple power modes**—Below are top-level device modes listed from highest to lowest power consumption: - GO—M55-HE processing core operating up to its max frequency - READY—M55-HE processing core is powered on with its clock gated off, but peripherals can run - IDLE—M55-HE processing core is powered off, but some peripherals can run - STANDBY—M55-HE processing core is powered off, but a few low-power peripherals can run - STOP—entire device is powered off except the AON Region where rudimentary low-power peripherals and wake-up sources are active, as well as optional retained SRAM blocks #### 3.6.1 Power Domains The device Power Domains (PD) are managed by a Power Sequence Controller (PSC) and several Power Policy Units (PPU). The PSC is a state machine that monitors a fixed set of inputs and automatically acts to turn power on or off in power domains at the lower levels. PPUs take inputs from the PSC, inputs from the device condition status, and inputs from configuration settings from the application code, then PPUs act autonomously to turn on or off power to the domains, and PPUs also control domain clock sources. Thus, the operational processes of the PSC and PPUs automatically and dynamically achieve the best power consumption based on instantaneous power demand. Figure 3-2 illustrates the power domains, control hierarchy, transition possibilities, and relevance to the three operating regions of the device. The power-up sequence of the shown regions and domains is: - 1. If VDD\_BATT is connected to a constant voltage source, the PD-0 domain and the AON Region are Always-On. - 2. The PD-2 domain is first to power up. - 3. The next order of powering up the domains depends on whether the device executes an initial boot (cold), or a wake up (warm). PDs in each of the three device regions are defined as follows: - AON Region - PD-0, AON power and control - HE Region - PD-2, High Efficiency Region power and control - PD-3, Real Time Subsystem-High Efficiency (RTSS-HE) - HP Region - PD-5, Secure Enclave Subsystem (SESS) - PD-6, Shared Peripherals / Shared System Resources (SYST) - PD-8, Debug Subsystem (DBSS) Figure 3-2 Device Power Domain Hierarchy and Transitions For more details about PDs power-up and transitions, see the device series-specific Hardware Reference Manual. Table 3-1 illustrates which specific resources are available within each of the power domains, and how the power domains are related to the three operational regions. **Table 3-1 Device Resources per Power Domain** | AON Region High-Efficiency Region | | | High-Performance Region | | | |-----------------------------------|------------|---------------------------|-------------------------|-------------------|------| | DD A | PD-2 | 20.2 | | PD-6 | PD-8 | | PD-0 | PD-2 | PD-3 | PD-5 | PD-6 | PD-6 | | PSC-STOP | PPU-3 | M55-HE | SE CPU | GPIO | SWD | | LPTIMER | PPU-5 | M55-HE L1 Cache | SE SRAM (SERAM) | MRAM | | | LPCMP | PPU-6 | M55-HE TCM (SRAM4, SRAM5) | Security Unit | Bulk SRAM (SRAM0) | | | LPGPIO | PINMUX | NPU-HE | System Controls | DMA0 | | | LPRTC | LPUART | LPCPI | SEUART | USB | | | BOD | LPI2C | LPPDM | | CANFD/CAN-CNT | | | POR | EWIC | LPI2S | | GPU2D | | | VTOR | IRQRTR | LPSPI | | DSI | | | LFRC | JTAG | DMA2 | | DPI/CDC | | | LFXO | HFRC | мни | | OSPI/AES | | | VBAT | HFXO | WDT_HE | | UTIMER | | | ANA | PLL | EVTRTR2 | | QEC | | | STOP_MODE | PPU-HE | M55HE_CFG | | I3C | | | LPGPIO_CTRL | CGU | | | I2C | | | | AON | | | SPI | | | Optional SRAM Retention: | CLKCTL_SYS | | | 12S | | | • Utility SRAM | Host Debug | | | PDM | | | M55-HE TCM (SRAM4, SRAM5) | | | | UART | | | SE SRAM (SERAM) | | | | ADC12 | | | | | | | ADC24 | | | | | | | СМР | | | | | | | TSENS | | | | | | | VREF | | | | | | | HWSEM | | | | | | | SDMMC/SDIO | | | | | | | EVTRTRO | | | | | | | CLKCTL_PER_MST | | | | | | | CLKCTL_PER_SLV | | | | | | | CRC | | | | | | | AXI Bus | | #### 3.6.2 Voltage Supplies The device power domains are supplied with voltages from several internal supply sources. Power domains that feature SRAM retention have dual voltage supplies. The device voltage supply and distribution system is architected to: - Implement the *ai*PM strategy to dynamically power on only what is needed within the most optimum region of the device - Minimize leakage current in STOP and STANDBY modes - Rapidly exit low power modes upon a wake-up event - Minimize dynamic current consumption in GO mode Figure 3-3 illustrates the voltage distribution inside the device including highly efficient LDO regulators and a DC-DC buck converter. Very few external power sources are required because of the power management capability within the device to generate multiple voltage rails and to correctly sequence the supplies during power up and power down. **Figure 3-3 Device Voltage Distribution** For more information about power supply voltage ranges and general operating conditions, see Section 5.2.1 General Operating Conditions. Table 3-2 presents power supply signals and provides descriptions to their functions. **Table 3-2 Power Supply Signal Descriptions** | Signal Name | Pin Name | Туре | Description | |-------------------------|-------------------------|-------|-----------------------------------------------------------| | VDD_MAIN <sup>(5)</sup> | VDD_MAIN | PWR | Main power supply | | VDD_BATT | VDD_BATT (1) | PWR | Always-On domain power input | | VDD_BUCK | VDD_BUCK | PWR | Internal DC-DC converter power input | | VDD_USB_3V3 | VDD_USB_3V3 | PWR | USB power input | | VDD_IO_FLEX | VDD_IO_FLEX | PWR | GPIO flex pads (1.8 V <sup>(2)</sup> - 3.3 V) power input | | VDD_IO_1V8 | VDD_IO_1V8 | PWR | GPIO standard pads (1.8 V) power input | | VREG_DIG_1V8 | VREG_DIG_1V8 (3) | PWR | Internal 1.8 V regulator output | | VREG_AUX_1V8 | VREG_AUX_1V8 | PWR | Auxiliary 1.8 V regulator output | | VDD_MIPI_1V8 | VDD_MIPI_1V8 | PWR | MIPI PHY power input | | VDD_IVIIFI_1V8 | VDD_IVIIFI_1V6 | FVVN | (connect to VREG_MIPI_1V8) | | VREG_MIPI_1V8 | VREG_MIPI_1V8 | PWR | Internal MIPI PHY 1.8 V power output | | VDD_CORE_0V8 | VDD_CORE_0V8 | PWR | Main digital supply | | VDD_CONE_0V0 | VDD_CONE_0V0 | 1 771 | (connect to VREG_CORE_0V8) | | VREG MIPI 0V8 | VREG MIPI 0V8 | PWR | MIPI PHY 0.8 V supply decoupling. | | | | | Connect to decoupling capacitors only. | | VREG_CORE_0V8 | VREG_CORE_0V8 | PWR | Internal DC-DC converter power output | | VDD SX 0V8 | VDD SX 0V8 | PWR | Digital power supply to analog blocks | | | 122 | | (connect to VREG_CORE_0V8) | | VDD_PLL_0V8 | VDD_PLL_0V8 | PWR | Digital power supply to PLL and Band Gaps | | | | | (must be connected to VREG_CORE_0V8) | | VREG_AON | VREG_AON <sup>(4)</sup> | PWR | Output of internal always-on LDO | | VREG_LP_1V8 | VREG_LP_1V8 | PWR | Output of internal low-power LDO | | VREF_P | VREF_P | Α | Positive voltage reference for ADC | | VSW | VSW | PWR | DC-DC converter switching output (connect to inductor) | | VSS_BUCK | VSS_BUCK | GND | DC-DC converter ground | | VSS_ANA | VSS_ANA | GND | Analog ground | | VSS | VSS | GND | Digital ground | - 1. VDD\_BATT must be connected to VDD\_MAIN on the printed circuit board. - 2. VDD\_IO\_FLEX should be connected to VDD\_IO\_1V8 when 1.8-V mode is used. - 3. VREG\_DIG\_1V8 must be bypassed to ground in one of two ways: - Through a 1-μF capacitor in series with a 10 Ω resistor if VDD MAIN supply range is 1.90 V to 4.2 V. - Through a 100-nF capacitor if VDD\_MAIN supply range is 1.75 V to 1.90 V. - 4. VREG AON must be bypassed to ground through a 1- $\mu$ F capacitor in series with a 1.0 k $\Omega$ resistor. - 5. BOR and BOD functions not supported below 1.9 V. #### **CAUTION** The decoupling for VREG\_AON and VREG\_DIG\_1V8 pins must be present on the PCB or otherwise the device may be at risk for damage. #### NOTE Refer to Application Note AAPN0027, PCB Layout Guidelines for Ensemble MCUs and Fusion Processors, for detailed information about power decoupling for all power pins. For more information about power supply voltage ranges and general operating conditions, see Section 5.2.1 General Operating Conditions. #### 3.6.3 Power Modes **CPU State** RUN **SLEEP** OFF<sup>(1)</sup> Using *ai*PM, this device provides significant flexibility to balance power, performance, and wake-up time per application use case. The device-level power modes described in Table 3-4 make use of the power domains and the voltage supplies, described in Section 5.2.1 General Operating Conditions, to achieve this balance. Within each power mode the clock speed and clock gating can be fine-tuned for each core and peripheral to reduce power consumption. Description When the CPU core is running and executing code. When the CPU core is clock gated and can quickly resume. **Table 3-3 CPU State Summary** When the CPU core is powered down. | Device Power<br>Mode | Description | Wake-Up<br>Peripherals | |----------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------| | GO | RTSS-HE is in RUN state. See Table 3-3. | All | | READY | RTSS-HE is in SLEEP state. See Table 3-3. | All | | IDLE | RTSS-HE is in OFF state. See Table 3-3. | All <sup>(1)</sup> | | STANDBY | RTSS-HE and shared resources in the HP Region are powered down. | LPUART, LPI2C, plus<br>STOP mode<br>peripherals | | STOP | RTSS-HE and shared resources in the HP and HE Regions are powered down. Few peripherals remain on with extremely low leakage. | LPTIMER, LPCMP,<br>LPRTC, and LPGPIO | **Table 3-4 Device Power Mode Summary** For more details about specific power consumption and wake-up times per power mode, see Section 5.2.2 Device Power Modes. #### 3.6.4 Power Supply Supervisors The device has integrated supervisory circuits for Brown-Out Reset (BOR), Brown-Out Detect (BOD), and Power-On-Reset (POR). There is one POR circuit, VBAT\_POR, which monitors the VDD\_BATT (AON Region) and keeps the entire device in reset during initial power ramp to the device. The BOD circuit monitors the VDD\_MAIN power supply and generates interrupts when the voltage falls below a programmable threshold. The BOD interrupt can be used as a wake-up source from STANDBY and <sup>1.</sup> If RTSS-HE is powered down, then the LPCPI, LPI2S, LPPDM, and LPSPI in the same subsystem are also powered down. <sup>1.</sup> If RTSS-HE is powered down, then the LPCPI, LPI2S, LPPDM, and LPSPI in the same subsystem are also powered down. from STOP low-power modes. For applications utilizing the BOD, the minimum device operating voltage on VDD\_MAIN is limited to 1.9 V. The BOR circuit monitors the VDD\_MAIN power supply and causes an immediate reset to the main SoC when the voltage falls below a programmable threshold. For applications utilizing the BOR, the minimum device operating voltage on VDD\_MAIN is limited to 1.9 V. The POR circuit is described further in Section 3.7 Reset Management Overview. Table 3-5 summarizes the power supply supervisory functions. **Table 3-5 Power Supply Supervisory Functions** | Power Supply | Supervisor Type | Supervisory Function | |--------------|-----------------|--------------------------------------------------------| | | | Fixed threshold, resets the entire device. All | | VDD_BATT | POR | device state is lost, including the state of circuitry | | | | within the debug and Always-On power domains. | | | | Programmable threshold, resets the entire device. | | | | All device state is lost, including the state of | | VDD_MAIN | BOR | circuitry within the debug and Always-On power | | | | domains. For applications utilizing the BOR | | | | function, the minimum device operating voltage | | | | on VDD_MAIN is limited to 1.9 V. | | | BOD | Programmable threshold, triggers interrupts to | | | | the M55-HE and SE, and a request to DMA. For | | VDD_MAIN | | applications utilizing the BOD function, the | | | | minimum device operating voltage on VDD_MAIN | | | | is limited to 1.9 V. | # 3.7 Reset Management Overview A reset brings the entire device (cold reset) or part of the device (warm reset) to a known good state. The reset subsystem of the device is based on a Reset Controller (RSTC). The RSTC handles top-level reset conditions—VBAT\_POR and software reset requests. Figure 3-4 shows the main reset sources in the device. Figure 3-4 Top-Level Reset Diagram Table 3-6 lists the main reset sources along with their types and functions. **Table 3-6 Device Main Reset Sources** | Reset Source | Hardware/Software | Description | |---------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | POR_N pin<br>(active-low) | HW | System cold Reset pin. Asserting this pin is equivalent to turning the device power off. After POR_N is deasserted, the device completes a full power on cycle, which is equivalent to a cold start. No logic or memory retains its state. | | NSRST pin<br>(active-low) | HW | System warm Reset pin. Typically, an external debugger asserts this reset pin. It resets all logic in the device except for PD-0 Always-On peripherals, debug logic, and the JTAG interface. | | VBAT_POR monitor | HW | Fundamental POR. VBAT_POR keeps the entire device in reset during a power- on ramp-up until the device reaches the operational threshold. | | BOR monitor | HW and SW | Brown-out reset. BOR assertion is equivalent to turning the device power off. After deasserting BOR, the device completes a full power on cycle, which is equivalent to a cold start. For applications utilizing the BOR function, the minimum device operating voltage on VDD_MAIN is limited to 1.9 V. | | Secure Enclave Reset | SW | Warm reset by Secure Enclave. Initializes all logic except for PD-0 Always-On, the debug logic, and the JTAG interface. | | Reset Source | Hardware/Software | Description | |--------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------| | SW_HE_RST | SW | High-efficiency subsystem (RTSS-HE) reset. Warm reset by Secure Enclave. RTSS-HE reset reasons logged to RTSS_HE_RESET register. | Table 3-7 presents Reset signals and provides descriptions to their functions. #### **Table 3-7 Reset Signal Descriptions** | Signal Name | Pin Name | Туре | Description | |-------------|----------|------|----------------------------------------| | NSRST | NSRST | ı | JTAG reset (system reset) active low | | POR_N | POR_N | ı | Power-On-Reset (cold reset) active low | #### 3.8 Clock Generation and Control The device clocking scheme includes several clock domains, PLL, clock dividers, clock multiplexers, and four oscillators. The PLL has a single clock output. The device clock sources are as follows: - Low-Frequency Resistor-Capacitor (LFRC) oscillator—a low-power, internal RC oscillator powered by VDD\_BATT. This oscillator is used during the power-up sequence, with a typical clock frequency accuracy of 32.7 kHz ±4%. - Low-Frequency crystal Oscillator (LFXO)—a low-power oscillator that can be used with a high-accuracy 32.768 kHz external crystal. This oscillator is powered by VDD\_BATT. It is enabled at power-up and is the typical clock source for LPRTC. The LFXO oscillator input may optionally be configured in bypass mode for connection to an external 32.768 kHz clock source. - High-Frequency Resistor-Capacitor (HFRC) oscillator—a low-power internal RC oscillator that is able to generate frequencies of up to 76.8 MHz. When the LFXO clock source is available, the HFRC oscillator can be trimmed to reach an accuracy of ±2% or better over temperature. The HFRC oscillator is available in all power modes except for STOP mode. This oscillator can be used during a power-up sequence for rapid initialization and fast start-up. - High-Frequency crystal Oscillator (HFXO)—a power-optimized oscillator that can be used with an external crystal with a frequency between 24 MHz and 38.4 MHz. This oscillator is enabled by software after initial device configuration and is the source clock for the PLL. The HFXO oscillator input may optionally be configured in bypass mode for connection to an external high-speed clock source/oscillator. - Phase-Locked Loop (PLL)—a power-optimized, fast-locking clock multiplier with fractional mode. It has a single clock output used to supply most of the device subsystems, modules, and interconnects. Figure 3-5 provides a high-level overview of the clocking scheme implementation in the device. Figure 3-5 Device Clocking Scheme Overview **NOTE** For managing software configurations of device resources, power, pins, clocks, DMA requests, interrupts, and various other additional settings, refer to the <u>Alif Conductor</u> tool. Table 3-8 presents clock interface signals and provides descriptions to their functions. | Table 3-8 Clock Signal Desc | riptions | |-----------------------------|----------| |-----------------------------|----------| | Signal Name | Pin Name | Туре | Description | |-------------|----------|------|----------------------------------| | HFXO_P | HFXO_P | I | High-frequency oscillator input | | HFXO_N | HFXO_N | 0 | High-frequency oscillator output | | LFXO_P | LFXO_P | I | Low-frequency oscillator input | | LFXO_N | LFXO_N | 0 | Low-frequency oscillator output | # 3.9 Signal Multiplexing and I/O Buffer Configuration #### 3.9.1 Signal Multiplexing The device offers a sophisticated signal-to-pin multiplexing scheme. Each I/O pin may be assigned to one of up to eight peripheral signals, and vice versa, a peripheral signal may be routed to up to four I/O pins. This assignment is pseudo-static and must be performed once during boot time. The multiplexed pins are divided into 8-pin groups, also referred to as 'ports'. A pin identifier 'Pn\_i' may be used, where *n* is the port number and *i* is the pin number within that port. A pin may be referenced also with the GPIO peripheral's signal name 'GPIOn\_i' because it shares the same numbering convention. For more information on the GPIO peripheral, see Section 3.15 General-Purpose Input/Output Module. MIPI-DSI, USB PHY pins, and power and ground pins have fixed functions and cannot be multiplexed. Figure 3-6 shows the PO\_0 multiplexing as an example. The Pn\_i[PINMUX] register bitfield, where n = i = 0, selects a peripheral signal to be available on PO\_0. The multiplexer switches three signals at a time: IN, OUT, and OEN (output enable). OEN could be dynamically driven by the peripheral, for example by the I2C which needs to change the Data pin direction very frequently. For many other peripherals OEN could be static, and for GPIO it is programmable via its Data Direction register. The analog peripherals are not multiplexed between themselves and all three can read PO\_0 when [PINMUX] = 7. For more information on configuration registers, refer to the corresponding device series-specific Hardware Reference Manual. VDD\_IO\_1V8 GPIO0 0 GPIO0 OSPIO DO **OSPI** UARTO RX **UARTO** OUT MUX/DEMUX I3C SDA **13C** Digital IN PO 0 UTO 0 I/O Buffer **UTIMER** OEN LPCAM\_HSYNC **LPCAM** ANA\_S0 ADC120 INO ADC120 ADC24 INO P Configuration ADC24 CMP0 IN0 CMP0 Analog PO 0 Register Figure 3-6 I/O Signal Multiplexing (PO 0 Example) Figure 3-7 shows the LPGPIO pin sharing. Because Port 15 is located in the Always-On domain, here pin sharing is achieved differently. That is, there is no multiplexing as such. In this example, LPTIMERO gets access to P15\_0 via the LPGPIO module. LPGPIO controls the pin direction depending on the value written to its Data Direction register. Figure 3-7 LPGPIO/LPTIMER Pin Sharing (P15\_0 Example) #### 3.9.2 I/O Buffer Configuration Figure 3-8 shows a top-level block diagram of a digital I/O buffer module. I/O buffer consists of configurable output buffer (driver), input buffer (receiver), pull-up/pull-down block, and protective diodes. Figure 3-8 I/O Buffer Block Diagram The I/O buffer has the following main features: - Configurable direction (input, output or both) - Selectable driver-disabled state: - No pull (Hi-Z, floating) - · Weak pull-up - Weak pull-down - Bus keeper (keeps the last state seen on the pin) - Configurable drive strength - Configurable slew rate - Output driver can be open drain or push-pull type - Input may have a Schmitt trigger enabled which adds hysteresis to signal transitions - Dedicated power rails: - VDD\_IO\_FLEX for the 1.8-V/3.3-V pins (GPIO7\_[4-7] and GPIOV\_[0-3]) - VDD\_IO\_1V8 for the 1.8-V pins The Pn\_i registers contain bitfields controlling the following parameters: - Driver type—[DRV] (open drain or push-pull) - Output drive strength—[E] (2 mA, 4 mA, 8 mA, or 12 mA) - Driver disabled state—[P] (Hi-Z, Pull-up, Pull-down, or Bus Keeper) - Slew rate—[SR] (slow [half-speed] or fast) - Schmitt trigger enable—[SMT] - Receiver enable—[REN] Similar I/O buffer controls exist also for Port 15 in the LPGPIO\_CTRL\_n[DRIVER] and LPGPIO\_CTRL\_n [RECEIVER] register bitfields. #### NOTE For more information on I/O buffer configuration registers, refer to sub-sections *PINMUX Registers Guide* and *LPGPIO\_CTRL Registers Guide* in Section *Signal Multiplexing and I/O Buffer Configuration* of the corresponding device series-specific Hardware Reference Manual. For managing software configurations of device resources, power, pins, clocks, DMA requests, interrupts, and various other additional settings, refer to the Alif Conductor tool. #### 3.10 Inter-Processor Communication #### 3.10.1 HWSEM Overview The Hardware Semaphore (HWSEM) provides a mechanism for coordinating the concurrency between processor cores when they access shared resources—memory regions or peripherals. The device includes 16 HWSEM modules with individual interrupt requests. Each of the semaphores can be assigned depending on the application needs. Each HWSEM module supports the following main features: - Acquire, Release, and Reset functions as atomic operation - Single-processor access at a time - An internal acquisition counter for enabling processor owning of a HWSEM to acquire it multiple times - An interrupt assertion once the HWSEM becomes available #### 3.10.2 MHU Overview The Message Handling Unit (MHU) provides point-to-point communication between the Secure Enclave processor and the Real-Time processor (M55-HE). The MHU is an interrupt-based communication between two processing entities. The device includes up to 4 unidirectional MHU modules. Each of the MHU modules supports the following main features: - Two memory mapped register frames—Sender and Receiver - Unidirectional communication interface - Read and write access—32-bit word aligned - Dual transport channels - Different transport protocols—Doorbell, Single-Word transfer, and Multi-Word - Dedicated interrupt lines for the Sender and Receiver The software responsibilities are: - To request the Receiver to be powered - To ensure that the Sender remains powered until the transfer has been finished - To use Ready to Send protocol to send the transfer Each processor entity includes only one of the Sender or Receiver frame. To ensure a bi-directional (full-duplex) communication between the entities, two MHUs with reversed Sender and Receiver parts are implemented. #### 3.11 Memories #### 3.11.1 MRAM Overview The MRAM module is a type of non-volatile random-access memory which stores information in magnetic elements. The MRAM operates at 33 MHz clock frequency over 128-bit data bus. The 128-bit (16-byte) word represents the minimum sector size for the MRAM. The smaller granularity offers much better efficiency compared to the legacy flash memory modules. It takes flash memories longer to be programmed/erased due to their much larger sector sizes. The MRAM module implements a state machine controlling the erase and programming sequence of 16-byte memory blocks. This operation is transparent to the CPU core. The MRAM controller implements read cache and write buffer mechanism that enables the concurrent read and write operations. This greatly benefits the implementation of multi-core applications that are not required to coordinate the access to the MRAM. Up to four bus masters can originate concurrent write operations, while the number of concurrent read operations is not limited. The MRAM supports the following main features: - 1.5MB - High endurance (more than 100 000 erase cycles) - More than 10 years data retention (at 125 °C junction temperature) - 16 ECC bits for each 128-bit data word - 2× 16 bytes read cache to accelerate access to frequently used data and non-16-byte aligned read requests - Built-in state machine controlling 16-byte program/erase cycle (no need of driver) - Concurrent write (up to four bus masters) and read operations (no need for synchronization between them) - DMA write operation with up to 128 bytes in each DMA write cycle data payload #### 3.11.2 SRAM Overview The device contains the following types of on-chip SRAM memories: - User SRAM available for all bus masters: - Bulk SRAM: SRAM0 - M55-HE TCM: SRAM4 (M55-HE ITCM) and SRAM5 (M55-HE DTCM), with optional retention - Processor cache memories: - M55-HE Level 1 cache - Utility SRAM - · Located in Always-On domain The embedded bulk SRAM is a general-purpose memory to be shared among all applications. It has 64-bit wide data bus and provides read/write operation at 400 MHz. The TCM is an SRAM block providing high-bandwidth and low latency access. The TCM is primarily used by the M55 core it is attached to. Alternatively, it can be shared with other bus masters in the device. The cache memory is a high-performance SRAM accelerating the CPU access to frequently used instructions and data. The M55 processor has Level 1 cache memories dedicated to the M55 core. The data retention of SRAM is used for context saving during low power modes. The device includes the following quantities of SRAM with their performance characteristics: - User SRAM available to all bus masters: - 4.5MB: - 4MB bulk SRAM0 - o 0.25MB SRAM4 (M55-HE ITCM) + 0.25MB SRAM5 (M55-HE DTCM), with optional data retention - 400 MHz parallel read/write access - Real-time processor (M55) cache memories: - Level 1 Cache: 32KB Instruction and 32KB Data - Utility SRAM: - 4KB in Always-On power domain PD-0 - 100 MHz read/write access (32-bit wide access only) #### 3.11.3 TCM Overview The Tightly Coupled Memory (TCM) is a high-bandwidth and low latency memory. The TCM enables the Cortex-M55 core to perform vector operations with high efficiency and process interrupts with minimum latency. The TCM access time is a single clock cycle with no wait states for reads. The TCM interface is based on Harvard architecture—it has one instruction memory (ITCM0) bus and four data memory (DTCM0/1/2/3) buses, all 32-bit wide. The M55-HE core can use the ITCM for storing data and can fetch instructions out of the DTCM. In this scenario, the TCM access time is slower and vector operations are not supported. The Cortex-M55 core has the following TCM configurations: - M55-HE: - 256KB of ITCM and 4 × 64KB of DTCM (total of 512KB) - 1 × 32-bit ITCM and 4 × 32-bit DTCM memory buses - Single-cycle read/write access at 160 MHz - Concurrent share of TCM with the other processing entities via AHB slave port - Optional content retention #### 3.11.4 External Memory Expansion Options The device provides two options to expand the memory using external devices: - 1× SDMMC interface - 1× OSPI interface The SDMMC interface can be used to access embedded or external memory cards with clock frequency up to 50 MHz. The data bus is up to 8 bits wide. This external memory interface is suitable for expanding the bulk data storage capacity in the form of an external flash-based file system. The SDMMC interface supports legacy 4-bit cards as well. The OSPI interface can be used to access external flash memory devices. The OSPI supports Double Data Rate (DDR) mode transferring 8-bit data on both edges of the clock signal. The maximum clock frequency is up to 100 MHz delivering raw DDR bandwidth of up to 200 MB/s. The OSPI interface could access the memory in two modes—directly (through register read/write operations) or indirectly (through memory-mapped operations). The indirect access supports eXecute-in-Place (XIP) mode which translates the instruction fetch operations to proper address and data read transactions. This way, the external memory devices expand the available non-volatile memory. The OSPI interface supports legacy Single, Dual, Quad, or Octal SPI flash memory devices. The OSPI interface also supports the HyperBus protocol in direct and indirect modes. This enables the integration of external Static or Pseudo-Static RAM devices. See operation limitations in Section 3.17.1 Cryptographic OSPI Overview. The OSPI interface can be attached to a flash or SRAM devices based on the application needs. The device includes an AES decoder which is implemented in hardware and enables on-the-fly decoding of the external memory content. This allows protecting the OSPI code or the confidentiality of the data stored in external devices. The decoder effectively adds no latency while maintaining the overall external memory interface bandwidth. #### 3.11.5 Memory Mapping Refer to the device series-specific Hardware Reference Manual for details on the memory mapping. # 3.12 Interrupts and Events Management #### 3.12.1 NVIC Overview The Nested Vectored Interrupt Controller (NVIC) resides in the M55-HE processor, and it is closely integrated with the Cortex-M55 core to achieve low-latency interrupt processing. The NVIC module supports the following main features: - Maintaining the current execution priority of the Cortex-M55 processor - Maintaining the pending and active status of all exceptions that are supported - Invoking preemption when a pending exception has priority - Providing wake-up signals to wake up the Cortex-M55 processor from deep sleep mode - Providing support to the Internal Wakeup Interrupt Controller (IWIC) and External Wakeup Interrupt Controller (EWIC) - Providing priority and exception information to other processor components - 480 external interrupts, with 256 priority levels per interrupt #### 3.12.2 IRQRTR Overview The shared Interrupt Router (IRQRTR) is intended to route interrupt signals from the device peripherals to all processing entities. It has an input port wired to the interrupt sources and two output ports connected to the Secure Enclave and the Real-Time Processing (M55-HE) interrupt controller. The router configuration registers define which interrupt sources are enabled and their destination output ports. Once configured, the router can be locked fully or partially so that further changes can be restricted. The access to the IRQRTR configuration may be constrained based on the device security policy. In this case, the interrupt routing can be indirectly setup by service call to the Secure Enclave. The IRQRTR supports the following main features: - Manages up to 427 shared interrupts - Configures routing of the interrupt signals to up to four processing entities - Supports configuration access lockdown - Reports tamper interrupts to the Secure Enclave #### 3.12.3 EVTRTR Overview The device integrates a large number of peripherals that can generate events indicating changes in their state, receiving of data or completion of an operation. The Event Router (EVTRTR) is a module that can associate an event originated by one peripheral with an action executed by another. The function of the EVTRTR is similar to the shared Interrupt Router (IRQRTR), which targets an interrupt controller and ultimately a CPU core. Unlike the IRQRTR, the EVTRTR is connecting the event signal to a peripheral that executes an action without involving any CPU core. Modules generating such event signals include: GPIO, UTIMER, I2C, SPI, UART, and others. The EVTRTR passes the signals through edge-detection circuits and gating logic before routing them to specific targets. The device includes two Event Routers, each dedicated to a specific target: - EVTRTRO, dedicated to DMA0 controller and UTIMER - EVTRTR2, dedicated to DMA2 controller Each EVTRTR provides the following main features: - Software generated events - Zero wait state for event routing between peripherals in the same clock domain - Automatic synchronization of events and triggers between peripherals in different clock domains - DMA channel enable, handshake status and type selection Figure 3-9 provides a high-level overview of the EVTRTR implementation in the device. Figure 3-9 EVTRTR Overview EVTRTRO is also referred to as DMAO\_MUX and expands the available 32 inputs of DMAO by exposing the DMA channels to 128 different peripheral events via $32 \times 4$ -to-1 multiplexers. The first 16 multiplexed DMAO requests are also routed as input triggers to the Universal Timer (UTIMER). This mechanism enables the implementation of complex state machines involving the use of peripheral or time-based events that trigger data transfers and/or timer triggers. EVTRTR2 supports 32 input events/output DMA channels, without implementing events multiplexing. ## 3.13 DMA Management #### 3.13.1 DMA Architecture Overview The device features Direct Memory Access (DMA) controllers to offload the CPUs from repeated data transfer tasks. The device has the following DMA controllers: - USB embedded DMA controller - SDMMC embedded DMA controller - DMA0: Can be shared by all of the CPU cores and carries out data transfers from/to ADC, PDM, I2C, I3C, CANFD, SPI, OSPI, and UART. DMA0 also supports multiple DMA triggers like GPIO pins and timer events. - DMA2: Dedicated to the RTSS-HE subsystem and can move data from/to the Low Power (LP) peripherals (such as LPUART), ADC, CANFD, and I3C. Additionally, BOD, LPTIMER, LPCAM\_VSYNC, LPCAM\_HSYNC, and LPGPIO transitions can trigger DMA requests. Figure 3-10 gives a high-level overview of the DMA architecture in the device. Figure 3-10 DMA Architecture The high-speed interface peripherals (USB and SDMMC) have their own, embedded DMA controllers. They are optimized for the specific needs of these interfaces. DMA0 and DMA2 are general-purpose, programmable, multi-channel, and TrustZone-aware DMA controllers (DMACs). Each of them has 32 inputs for accepting DMA requests from various device peripherals and triggers (for example, UART Tx and Rx, ADC conversion done, etc). The Event Routers positioned in front of the DMA controllers provide support for DMA handshaking between peripherals and DMACs. Additionally, EVTRTRO provides 32 × 4-to-1 programmable multiplexers, which expose the 32 DMA0 inputs to 128 possible DMA requests from peripherals, thus providing an increased flexibility. Each DMA controller supports 8 internal data channels (FIFOs). All channels can perform independently programmed transactions including different data lengths, source and destination addresses, single or burst transfers. DMA0 security privilege of each channel is run-time programmable. DMA0 initiates transactions on the main AXI bus with its unique Stream ID. Each of the 32 request interfaces can generate an interrupt request signal. DMA2 is assigned to the M55-HE CPU core. DMA2 resides in the M55-HE domain and shares AXI-bus Stream IDs (and security policy). The DMA2 request interface can generate individual interrupt requests, attached locally to the M55-HE core. ### 3.13.2 DMA Controllers Overview The device includes two copies of the general-purpose DMA Controller (DMAC): - DMA0 - DMA2, dedicated to the RTSS-HE Each DMAC supports the following main features: - Flexible instruction set for programming DMA transfers - Transfer types: - Memory-to-memory - Memory-to-peripheral - Peripheral-to-memory - Scatter-gather - 32 peripheral request interfaces (DMA\_Req/DMA\_Ack) - 8 DMA channels (VFIFOs) - Flagging of various DMA events using 33 interrupt signals - 32 interrupts, one per DMA request interface - One data abort interrupt - Dual slave interfaces, secure and non-secure, for accessing registers - Programmable security state for each DMA channel - Arm TrustZone technology - 4 active AXI read transactions - 4 active AXI write transactions - 32 deep internal data buffer (MFIFO) - 4 lines in the instruction cache with 8 words in a line - 8 deep read instruction queue - 8 deep write instruction queue - Request acceptance capability of a peripheral request interface—4 requests # 3.14 Timers and Counters ### 3.14.1 LPTIMER Overview The 32-bit Low-Power Timer (LPTIMER) module counts down from a programmed value and generates an interrupt when the count reaches zero. Two events can cause the timer to load the initial value from which it counts down. The first event is when the timer is enabled after being reset or disabled, and the second event is when the timer count reaches zero. The device includes up to two independent LPTIMER modules ("channels"), accessible through a single bus. Each LPTIMER module supports the following main features: - 32-bit down counter - Free-running and user-defined count modes - Asynchronous event counting - Individual toggle output - Individual interrupt output - Independent clock input that can be connected either to internal clocks or to an external clock source - LPTIMER1 can be concatenated with LPTIMER0 to form up to a 64-bit timer - The LPTIMER interrupt can be used as a wake-up source from STANDBY and STOP low-power modes #### **NOTE** All Low Power peripherals are single-master accessible, including LPTIMER. Ensure that application software manages access to these LP peripherals such that no more than one bus master (CPU or DMA) attempts access at a time, using semaphores or similar techniques. Table 3-9 presents LPTIMER interface signals and provides descriptions to their functions. | Table 3-9 | LPTIMER | Signal | Descriptions | |-----------|---------|--------|--------------| |-----------|---------|--------|--------------| | Signal Name | Pin Name | Туре | Description | |------------------|----------|------|----------------------------------------------------------------------| | LPTIMERO | | | | | | | | LPTIMERO_CLK: LPTIMRO input clock from pin. | | IDTMDO CIK IO | P15 0 | Ю | LPTIMERO_OUT: LPTIMERO toggle output. Changes state each time | | LPTMR0_CLK_IO | h12_0 | | the timer counter reloads. The output is disabled to 0 each time the | | | | | timer is disabled. | | LPTIMER1 | | | | | LPTMR1_CLK_IO P1 | | Ю | LPTIMER1_CLK: LPTIMR1 input clock from pin. | | | D1E 1 | | LPTIMER1_OUT: LPTIMER1 toggle output. Changes state each time | | | P15_1 | | the timer counter reloads. The output is disabled to 0 each time the | | | | | timer is disabled. | #### 3.14.2 UTIMER Overview The 32-bit high-resolution Universal Timer (UTIMER) typically serves as a standard signal timing generator and a pulse counter. In addition, the UTIMER can also be used to implement a quadrature encoder interface and serve as a Quadrature Encoder Counter (QEC). The device includes up to twelve independent UTIMER modules ("channels"), which are allocated as follows: - Up to eight standard UTIMER modules: Channel 0 (UTIMER0) to Channel 7 (UTIMER7) - Up to four UTIMER modules configured as QEC: Channel 12 (QEC0) to Channel 15 (QEC3) In measurement mode, each UTIMER channel can capture the timing of internal events or external signal pulse edges. In counting mode, each channel can count external pulses, internal events, or decode quadrature pulse sequences. As a signal generator, each UTIMER channel can be configured to produce PWM outputs with independent or complementary polarity and has the following main characteristics: - Outputs configurable option to automatically insert dead-time suitable for power stages with asymmetric switching characteristics - Multiple channels can be synchronized to drive three-phase inverters with variety of modulation schemes - Driving up to 4 three-phase motors at once Each QEC channel is a multifunctional counter with two inputs that can be configured to support different counting modes and an additional pin for zero signal used for reference run (zero-point calibration). A QEC channel is intended to operate primarily as a decoder of a quadrature encoder pulse sequence. The input signals are passed through a digital filter to improve the noise immunity of the circuit. The count direction can be configured to depend on the phase difference between two signals (quadrature encoding) or on the level of one of them (pulse and direction encoding). Alternatively, one of the signals can be configured to increment and the other to decrement the timer counter values. Each UTIMER channel supports the following main features: - Clocked at high-resolution 400 MHz clock with 2.5 ns accuracy when generating a PWM output or when measuring input signal timing characteristics - Dedicated digital inputs configurable as external synchronization sources or as fault signals that trigger automatic shut-off of the output drivers - 32-bit wide counters and compare registers - Double-buffered compare registers to support update of PWM duty cycle to occur upon several events, including at the middle or at the end of a PWM period. When buffer operation is enabled, it can be configured to use single or double stage. - Up to 2 high-resolution PWM outputs with independent or complimentary polarity - Support of capturing events placed closely together when the channel is configured as a pulse counter - Capture and compare modes - Compare registers dedicated to ADC synchronization—on a match they trigger ADC conversion, thus avoiding a power stage switching noise - 8 interrupt events—some can be shared among channels to enable the implementation of complex state machines that can operate in a deterministic manner - Configurable to use two I/O pins as inputs and to drive the two I/O pins Each QEC channel has the following main features: - 32-bit wide counters and compare registers - Decoding quadrature encoder pulse sequence - Counting in pulse/direction or increment/decrement modes - Measurement of pulse width, period, or duty cycle - Digital filter on the input signals for up to 32 peripheral clock cycles - Generation of interrupts on two compare/match events - Internal clock frequency up to 400 MHz - External signals frequency up to 50 MHz Table 3-10 presents UTIMER interface signals and provides descriptions to their functions. # **Table 3-10 UTIMER Signal Descriptions** | Signal Name | Pin Name | Туре | Description | |---------------|----------|------|-------------------------------------------------------| | UTIMERO A/B/C | | | | | UT0_T0_A | P0_0 | | | | UTO_TO_B | P5_0 | Ю | UTIMER0 input event on channel A / output to driver A | | UT0_T0_C | P10_0 | | | | UT0_T1_A | P0_1 | | | | UTO_T1_B | P5_1 | 10 | UTIMERO input event on channel B / output to driver B | | UT0_T1_C | P10_1 | | | | UTIMER1 A/B/C | | | | | UT1_T0_A | P0_2 | Ю | UTIMER1 input event on channel A / output to driver A | | Signal Name | Pin Name | Туре | Description | |---------------|----------|------|-------------------------------------------------------| | UT1_T0_B | P5_2 | | | | UT1_T0_C | P10_2 | = | | | UT1_T1_A | P0_3 | | | | UT1_T1_B | P5_3 | 10 | UTIMER1 input event on channel B / output to driver B | | UT1_T1_C | P10_3 | = | | | UTIMER2 A/B/C | 1 | 1 | | | UT2_T0_A | P0_4 | | | | UT2_T0_B | P5_4 | 10 | UTIMER2 input event on channel A / output to driver A | | UT2_T0_C | P10_4 | | | | UT2_T1_A | P0_5 | | | | UT2_T1_B | P5_5 | 10 | UTIMER2 input event on channel B / output to driver B | | UT2_T1_C | P10_5 | | | | UTIMER3 A/B/C | 1 | 1 | , | | UT3_T0_A | P0_6 | | | | UT3_T0_B | P5_6 | 10 | UTIMER3 input event on channel A / output to driver A | | UT3_T0_C | P10_6 | | | | UT3_T1_A | P0_7 | | | | UT3_T1_B | P5_7 | 10 | UTIMER3 input event on channel B / output to driver B | | UT3_T1_C | P10_7 | | | | UTIMER4 A/B/C | | | | | UT4_T0_A | P1_0 | | | | UT4_T0_B | P6_0 | 10 | UTIMER4 input event on channel A / output to driver A | | UT4_T0_C | P11_0 | | | | UT4_T1_A | P1_1 | | | | UT4_T1_B | P6_1 | 10 | UTIMER4 input event on channel B / output to driver B | | UT4_T1_C | P11_1 | | | | UTIMER5 A/B/C | | | | | UT5_T0_A | P1_2 | | | | UT5_T0_B | P6_2 | 10 | UTIMER5 input event on channel A / output to driver A | | UT5_T0_C | P11_2 | | | | UT5_T1_A | P1_3 | | | | UT5_T1_B | P6_3 | 10 | UTIMER5 input event on channel B / output to driver B | | UT5_T1_C | P11_3 | | | | UTIMER6 A/B/C | | _ | | | UT6_T0_A | P1_4 | | | | UT6_T0_B | P6_4 | 10 | UTIMER6 input event on channel A / output to driver A | | UT6_T0_C | P11_4 | | | | UT6_T1_A | P1_5 | | | | UT6_T1_B | P6_5 | 10 | UTIMER6 input event on channel B / output to driver B | | UT6_T1_C | P11_5 | | | | UTIMER7 A/B/C | | | | | UT7_T0_A | P1_6 | | | | UT7_T0_B | P6_6 | 10 | UTIMER7 input event on channel A / output to driver A | | UT7_T0_C | P11_6 | | | | UT7_T1_A | P1_7 | 10 | UTIMER7 input event on channel B / output to driver B | | Signal Name | Pin Name | Туре | Description | |-------------|----------|------|-------------| | UT7_T1_B | P6_7 | | | | UT7_T1_C | P11_7 | | | Table 3-11 presents UTIMER QEC interface signals and provides descriptions to their functions. # **Table 3-11 UTIMER QEC Signal Descriptions** | Signal Name | Pin Name | Туре | Description | |-------------|----------|------|-------------------------------| | QECO A/B/C | | Į. | | | QECO_X_A | P3_0 | | | | QECO_X_B | P8_4 | 1 | QEC0 input event on channel A | | QECO_X_C | P13_0 | | | | QECO_Y_A | P3_1 | | | | QECO_Y_B | P8_5 | 1 | QECO input event on channel B | | QECO_Y_C | P13_1 | | | | QECO_Z_A | P3_2 | | | | QECO_Z_B | P8_6 | 1 | QECO input for zero signal | | QECO_Z_C | P13_2 | | | | QEC1 A/B/C | | -1 | | | QEC1_X_A | P3_3 | | | | QEC1_X_B | P8_7 | 1 | QEC1 input event on channel A | | QEC1_X_C | P13_3 | | | | QEC1_Y_A | P3_4 | | | | QEC1_Y_B | P9_0 | 1 | QEC1 input event on channel B | | QEC1_Y_C | P13_4 | | | | QEC1_Z_A | P3_5 | | | | QEC1_Z_B | P9_1 | ı | QEC1 input for zero signal | | QEC1_Z_C | P13_5 | | | | QEC2 A/B/C | | -1 | | | QEC2_X_A | P3_6 | | | | QEC2_X_B | P9_2 | 1 | QEC2 input event on channel A | | QEC2_X_C | P13_6 | | | | QEC2_Y_A | P3_7 | | | | QEC2_Y_B | P9_3 | 1 | QEC2 input event on channel B | | QEC2_Y_C | P13_7 | | | | QEC2_Z_A | P4_0 | | | | QEC2_Z_B | P9_4 | ı | QEC2 input for zero signal | | QEC2_Z_C | P14_0 | | | | QEC3 A/B/C | | | | | QEC3_X_A | P4_1 | | | | QEC3_X_B | P9_5 | ı | QEC3 input event on channel A | | QEC3_X_C | P14_1 | | | | QEC3_Y_A | P4_2 | | | | QEC3_Y_B | P9_6 | ı | QEC3 input event on channel B | | QEC3_Y_C | P14_2 | | | | QEC3_Z_A | P4_3 | I | QEC3 input for zero signal | | Signal Name | Pin Name | Туре | Description | |-------------|----------|------|-------------| | QEC3_Z_B | P9_7 | | | | QEC3_Z_C | P14_3 | | | Table 3-12 presents UTIMER common interface signals and provides descriptions to their functions. **Table 3-12 UTIMER Common Signal Descriptions** | Signal Name | Pin Name | Туре | Description | |--------------|----------|------|---------------------------------------------------------------------------| | Common A/B/C | | • | | | FAULTO_A | P4_4 | | | | FAULTO_B | P8_0 | I | Fault signal 0. Used to trigger automatic shut-off of the output drivers. | | FAULTO_C | P14_4 | | | | FAULT1_A | P4_5 | | | | FAULT1_B | P8_1 | ı | Fault signal 1. Used to trigger automatic shut-off of the output drivers. | | FAULT1_C | P14_5 | | | | FAULT2_A | P4_6 | | | | FAULT2_B | P8_2 | ı | Fault signal 2. Used to trigger automatic shut-off of the output drivers. | | FAULT2_C | P14_6 | | | | FAULT3_A | P4_7 | | | | FAULT3_B | P8_3 | ı | Fault signal 3. Used to trigger automatic shut-off of the output drivers. | | FAULT3_C | P14_7 | 1 | | # 3.14.3 WDT\_RTSS Overview The Real-Time Subsystem Watchdog Timer module, hereinafter referred to as WDT\_RTSS, is a timer based on a 32-bit down-counter. The basic function of the WDT\_RTSS is to count for a fixed period, during which it expects to be serviced by the system, indicating normal operation. The WDT\_RTSS provides a mechanism to detect errant system behavior and recover from an unknown state by causing Non-Maskable Interrupt (NMI) of the system if the count period elapses without intervention. The device includes one WDT RTSS module: ■ WDT\_HE: Dedicated to the Arm Cortex-M55 High-Efficiency (M55-HE) processor The WDT RTSS module supports the following main features: - 32-bit down-counter - Counter decrements by one on each positive watchdog clock edge - Configurable NMI generation upon watch period expiration ### 3.14.4 LPRTC Overview The Low-Power Real-Time Counter (LPRTC) module is a configurable high-range binary counter, which can generate an interrupt on a user-specified interval. The device includes one LPRTC module located in the PD-0 power domain, allowing it to run even when the device is in the lowest power state and power is present on VDD\_BATT. The LPRTC module supports the following main features: - 32.768 kHz typical reference clock - 32-bit incrementing counter - 16-bit programmable prescaler - Interrupt generation upon programmed count match - Counter wrap mode - The LPRTC interrupt can be used as a wake-up source from STANDBY and STOP low-power modes #### NOTE All Low Power peripherals are single-master accessible, including LPRTC. Ensure that application software manages access to these LP peripherals such that no more than one bus master (CPU or DMA) attempts access at a time, using semaphores or similar techniques. The LPRTC module can be utilized for the following use cases: - Real-time clock—to keep track of the current time - Long-term exact chronometer—to keep track of time from now up to 136 years in the future (when clocked with a 1 Hz clock signal) - Alarm function—to generate an interrupt after a programmed number of cycles - Long time base counter—when clocked with a kHz range clock signal from either LFXO or LFRC # 3.14.5 System Timers Overview The system timer is composed of one counter and several timer modules. The counter provides count value to the timer modules, which generate interrupts when a certain timer condition is met. The device includes two system timers – REFCLK\_TMR and S32KCLK\_TMR. The REFCLK\_TMR system timer is clocked by SYST\_REFCLK and has four timer modules – REFCLK\_CNT\_BASE[0-3]. The S32KCLK\_TMR system timer is clocked by S32K\_CLK and has two timer modules – S32KCLK\_CNT\_BASE[0-1]. Each system timer supports the following main features: - Provides a uniform view of system time - Provides 64-bit up counters and 32-bit down counters - Has 64-bit wide counter and compare registers - Supports virtual time by offsetting the real time via dedicated registers - Can be incremented by larger amounts at a lower frequency (for example, increment by 4 at 4 times lower frequency) - Has individual interrupt output for each timer module (CNT\_BASEn) # 3.15 General-Purpose Input/Output Module The General-Purpose Input/Output (GPIO) module provides means for driving and reading from digital I/O pins when they are not used by other peripheral (like UART, I2C, etc.). GPIO module can be used for tasks like lighting LEDs or reading the state of push-buttons, switches, etc. The GPIO module also offers switch contact debounce and interrupt capabilities. The device includes up to sixteen GPIO modules with support of up to 128 I/O pins in total. The I/O signals are distributed as follows: - GPIO[0-14]: 8 I/O signals each - LPGPIO: 8 I/O signals The GPIO modules are integrated in two power domains: - Power Domain PD-6: GPIO[0-14] - Power Domain PD-0 (AON): LPGPIO Each GPIO module supports the following main features: - Data register allows driving and reading each GPIO pin individually - Data Direction register selects pin direction input or output - Debounce function driven by the 32-k clock for switch/push-button contacts debouncing - Individual interrupt generation for every pin of GPIO[0-14] and LPGPIO - Common (combined) interrupt generation for the pin events of LPGPIO - The LPGPIO interrupt can be used as a wake-up source from STANDBY and STOP low-power modes ### NOTE All Low Power peripherals are single-master accessible, including LPGPIO. Ensure that application software manages access to these LP peripherals such that no more than one bus master (CPU or DMA) attempts access at a time, using semaphores or similar techniques. Table 3-13 presents GPIO interface signals and provides descriptions to their functions. | Table 3 | 3-13 | <b>GPIO</b> | Signal | Descri | ptions | |---------|------|-------------|--------|--------|--------| |---------|------|-------------|--------|--------|--------| | Signal Name | Pin Name | Туре | Description | |-------------|----------|------|---------------------------------------------| | GPIO0 | | | | | GPIO0_0 | P0_0 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO0_1 | P0_1 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO0_2 | P0_2 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO0_3 | P0_3 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO0_4 | P0_4 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO0_5 | P0_5 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO0_6 | P0_6 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO0_7 | P0_7 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO1 | | | | | GPIO1_0 | P1_0 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO1_1 | P1_1 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO1_2 | P1_2 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO1_3 | P1_3 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO1_4 | P1_4 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO1_5 | P1_5 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO1_6 | P1_6 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO1_7 | P1_7 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO2 | | | | | GPIO2_0 | P2_0 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO2_1 | P2_1 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO2_2 | P2_2 | 10 | General-purpose input/output <sup>(2)</sup> | | GPIO2_3 | P2_3 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO2_4 | P2_4 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO2_5 | P2_5 | 10 | General-purpose input/output <sup>(1)</sup> | | Signal Name | Pin Name | Туре | Description | |-------------|----------|------|---------------------------------------------| | GPIO2_6 | P2_6 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO2_7 | P2_7 | 10 | General-purpose input/output <sup>(1)</sup> | | GPIO3 | , | | deficial parpose inpar/output | | GPIO3_0 | P3_0 | 10 | General-purpose input/output | | <br>GPIO3_1 | P3_1 | 10 | General-purpose input/output | | GPIO3_2 | P3_2 | 10 | General-purpose input/output | | GPIO3_3 | P3_3 | 10 | General-purpose input/output | | <br>GPIO3_4 | P3_4 | 10 | General-purpose input/output | | <br>GPIO3_5 | P3_5 | 10 | General-purpose input/output | | GPIO3_6 | P3_6 | 10 | General-purpose input/output | | <br>GPIO3_7 | P3_7 | 10 | General-purpose input/output | | GPIO4 | _ | | | | GPIO4_0 | P4_0 | 10 | General-purpose input/output | | GPIO4_1 | P4_1 | 10 | General-purpose input/output | | GPIO4_2 | P4_2 | 10 | General-purpose input/output | | GPIO4_3 | P4_3 | 10 | General-purpose input/output | | GPIO4_4 | P4_4 | 10 | General-purpose input/output | | GPIO4_5 | P4_5 | 10 | General-purpose input/output | | GPIO4_6 | P4_6 | 10 | General-purpose input/output | | GPIO4_7 | P4_7 | 10 | General-purpose input/output | | GPIO5 | 1 | 1 | | | GPIO5_0 | P5_0 | 10 | General-purpose input/output | | GPIO5_1 | P5_1 | 10 | General-purpose input/output | | GPIO5_2 | P5_2 | 10 | General-purpose input/output | | GPIO5_3 | P5_3 | 10 | General-purpose input/output | | GPIO5_4 | P5_4 | 10 | General-purpose input/output | | GPIO5_5 | P5_5 | 10 | General-purpose input/output | | GPIO5_6 | P5_6 | 10 | General-purpose input/output | | GPIO5_7 | P5_7 | 10 | General-purpose input/output | | GPIO6 | | | | | GPIO6_0 | P6_0 | 10 | General-purpose input/output | | GPIO6_1 | P6_1 | 10 | General-purpose input/output | | GPIO6_2 | P6_2 | 10 | General-purpose input/output | | GPIO6_3 | P6_3 | 10 | General-purpose input/output | | GPIO6_4 | P6_4 | 10 | General-purpose input/output | | GPIO6_5 | P6_5 | 10 | General-purpose input/output | | GPIO6_6 | P6_6 | 10 | General-purpose input/output | | GPIO6_7 | P6_7 | 10 | General-purpose input/output | | GPIO7 | | | | | GPIO7_0 | P7_0 | 10 | General-purpose input/output | | GPIO7_1 | P7_1 | 10 | General-purpose input/output | | GPIO7_2 | P7_2 | 10 | General-purpose input/output | | GPIO7_3 | P7_3 | 10 | General-purpose input/output | | GPIO7_4 | P7_4 | 10 | General-purpose input/output | | GPIO7_5 | P7_5 | 10 | General-purpose input/output | | Signal Name | Pin Name | Туре | Description | |-------------|----------|------|--------------------------------| | GPIO7_6 | P7_6 | 10 | General-purpose input/output | | GPIO7_7 | P7_7 | 10 | General-purpose input/output | | GPIO8 | _ | | and the form the description | | GPIO8_0 | P8_0 | Ю | General-purpose input/output | | <br>GPIO8_1 | P8_1 | 10 | General-purpose input/output | | <br>GPIO8_2 | P8_2 | 10 | General-purpose input/output | | GPIO8_3 | P8_3 | 10 | General-purpose input/output | | GPIO8_4 | P8_4 | 10 | General-purpose input/output | | GPIO8_5 | P8_5 | 10 | General-purpose input/output | | GPIO8_6 | P8_6 | 10 | General-purpose input/output | | GPIO8_7 | P8_7 | 10 | General-purpose input/output | | GPIO9 | | | | | GPIO9_0 | P9_0 | 10 | General-purpose input/output | | GPIO9_1 | P9_1 | 10 | General-purpose input/output | | GPIO9_2 | P9_2 | 10 | General-purpose input/output | | GPIO9_3 | P9_3 | 10 | General-purpose input/output | | GPIO9_4 | P9_4 | 10 | General-purpose input/output | | GPIO9_5 | P9_5 | 10 | General-purpose input/output | | GPIO9_6 | P9_6 | 10 | General-purpose input/output | | GPIO9_7 | P9_7 | Ю | General-purpose input/output | | GPIO10 | | | | | GPIO10_0 | P10_0 | 10 | General-purpose input/output | | GPIO10_1 | P10_1 | 10 | General-purpose input/output | | GPIO10_2 | P10_2 | 10 | General-purpose input/output | | GPIO10_3 | P10_3 | 10 | General-purpose input/output | | GPIO10_4 | P10_4 | 10 | General-purpose input/output | | GPIO10_5 | P10_5 | 10 | General-purpose input/output | | GPIO10_6 | P10_6 | 10 | General-purpose input/output | | GPIO10_7 | P10_7 | 10 | General-purpose input/output | | GPIO11 | T | | | | GPIO11_0 | P11_0 | 10 | General-purpose input/output | | GPIO11_1 | P11_1 | 10 | General-purpose input/output | | GPIO11_2 | P11_2 | 10 | General-purpose input/output | | GPIO11_3 | P11_3 | 10 | General-purpose input/output | | GPIO11_4 | P11_4 | 10 | General-purpose input/output | | GPIO11_5 | P11_5 | 10 | General-purpose input/output | | GPIO11_6 | P11_6 | 10 | General-purpose input/output | | GPIO11_7 | P11_7 | Ю | General-purpose input/output | | GPIO12 | D42 0 | 10 | Consent norman and immediately | | GPIO12_0 | P12_0 | 10 | General-purpose input/output | | GPIO12_1 | P12_1 | 10 | General-purpose input/output | | GPIO12_2 | P12_2 | 10 | General-purpose input/output | | GPIO12_3 | P12_3 | 10 | General-purpose input/output | | GPIO12_4 | P12_4 | 10 | General-purpose input/output | | GPIO12_5 | P12_5 | 10 | General-purpose input/output | | Signal Name | Pin Name | Туре | Description | |-------------|----------|------|----------------------------------------| | GPIO12_6 | P12_6 | 10 | General-purpose input/output | | GPIO12_7 | P12_7 | 10 | General-purpose input/output | | GPIO13 | | | | | GPIO13_0 | P13_0 | 10 | General-purpose input/output | | GPIO13_1 | P13_1 | 10 | General-purpose input/output | | GPIO13_2 | P13_2 | 10 | General-purpose input/output | | GPIO13_3 | P13_3 | 10 | General-purpose input/output | | GPIO13_4 | P13_4 | 10 | General-purpose input/output | | GPIO13_5 | P13_5 | 10 | General-purpose input/output | | GPIO13_6 | P13_6 | 10 | General-purpose input/output | | GPIO13_7 | P13_7 | 10 | General-purpose input/output | | GPIO14 | | | | | GPIO14_0 | P14_0 | 10 | General-purpose input/output | | GPIO14_1 | P14_1 | 10 | General-purpose input/output | | GPIO14_2 | P14_2 | 10 | General-purpose input/output | | GPIO14_3 | P14_3 | 10 | General-purpose input/output | | GPIO14_4 | P14_4 | 10 | General-purpose input/output | | GPIO14_5 | P14_5 | 10 | General-purpose input/output | | GPIO14_6 | P14_6 | 10 | General-purpose input/output | | GPIO14_7 | P14_7 | 10 | General-purpose input/output | | LPGPIO | | | | | GPIOV_0 | P15_0 | 10 | Low-power general-purpose input/output | | GPIOV_1 | P15_1 | 10 | Low-power general-purpose input/output | | GPIOV_2 | P15_2 | 10 | Low-power general-purpose input/output | | GPIOV_3 | P15_3 | 10 | Low-power general-purpose input/output | | GPIOV_4 | P15_4 | 10 | Low-power general-purpose input/output | | GPIOV_5 | P15_5 | 10 | Low-power general-purpose input/output | | GPIOV_6 | P15_6 | 10 | Low-power general-purpose input/output | | GPIOV_7 | P15_7 | 10 | Low-power general-purpose input/output | <sup>1.</sup> Serves also as analog input. See Section 3.20.6 Analog Signals. # **3.16 Communication Peripherals** # 3.16.1 CANFD Overview The Controller Area Network (CANFD) module performs serial communication according to the CAN protocol. The CAN bus interface uses the basic CAN principle and meets all constraints of the CAN Specification 2.0B active. The CANFD module supports both classic CAN and CAN with Flexible Data-rate (FD) specifications. The device includes up to one CANFD module. The CANFD module supports the following main features: - CAN specifications: - CAN 2.0B (up to 8 bytes payload, verified by Bosch reference model) - CAN FD (up to 64 bytes payload, ISO 11898-1:2015 or non-ISO Bosch) <sup>2.</sup> Serves also as analog input/output. See Section 3.20.6 Analog Signals. - Free programmable data rates: - Data rates up to 10 Mbps - CAN FD rates are limited by the transceiver and the clock frequency of the CAN controller - Programmable baud rate prescaler (1 to 1/256) - One receive buffer and two transmit buffers—primary transmit buffer (PTB) and secondary transmit buffer (STB): - Buffer size: 640 wordsNumber of buffer slots: 16 - 3× independent and programmable internal 29-bit acceptance filters - Extended features: - Single Shot Transmission mode (for PTB and/or for STB) - Listen-Only mode - Loop Back mode (internal and external) - Transceiver Standby mode - Extended status and error report: - Capturing of last occurred Kind Of Error (KOER) and arbitration lost position - Programmable Error Warning Limit - 32-bit synchronous Host controller interfaces - Configurable interrupt sources - Dual port memory block for frame buffer - CiA 603 32-bit timestamping - Compatible with AUTOSAR - Optimized for SAE J1939 Table 3-14 presents CANFD interface signals and provides descriptions to their functions. **Table 3-14 CANFD Signal Descriptions** | Signal Name | Pin Name | Туре | Description | |-------------|----------|------|---------------------------------------------------------| | CANFD A/B/C | | - | | | CAN_RXD_A | P7_0 | | | | CAN_RXD_B | P0_4 | ı | CANFD serial data input (from external CAN transceiver) | | CAN_RXD_C | P12_4 | | | | CAN_TXD_A | P7_1 | | | | CAN_TXD_B | P0_5 | 0 | CANFD serial data output (to external CAN transceiver) | | CAN_TXD_C | P12_5 | | | | CAN_STBY_A | P7_3 | | | | CAN_STBY_B | P0_6 | 0 | CANFD transceiver standby mode signal | | CAN_STBY_C | P12_6 | | | ### 3.16.2 CRC Overview The Cyclic Redundancy Check (CRC) calculation module can produce 8-, 16-, and 32-bit codes for variety of polynomials. This function is used to validate the integrity of a communication packet received or the integrity of a binary image that is an update candidate. This is achieved by computing and comparing the CRC code with the one received after the data packet transmission. The device includes up to two CRC modules. Each CRC module has the following main features: - Built-in support for the following CRC algorithms: - CRC-8-CCITT - CRC-16 - CRC-16-CCITT - CRC-32 - CRC-32C - Support of customized polynomials configured by register settings - 8- or 32-bits of data processed at a time - Configurable byte and bit swapping of data # 3.16.3 I2C Overview The Inter-Integrated Circuit (I2C) module is a synchronous, master/slave serial communication bus which is suitable for different system control applications. The device includes: - Up to four I2C modules in Shared Peripherals - One Low-Power I2C (LPI2C) slave-only module in the RTSS-HE The I2C modules support the following main features: - Operating bus speed: - Standard Speed (SS) mode (up to 100 kbps) - Fast Speed (FS) mode (up to 400 kbps) - Fast Mode Plus (FM+) mode (up to 1 Mbps) - High Speed (HS) mode (up to 3.4 Mbps) - Master or slave operation - 7- or 10-bit addressing - 7- or 10-bit combined format transfers - 32-byte deep receive and transmit FIFOs - Bulk transmit mode - Interrupt or polled-mode operation - Bit and byte waiting at all bus speeds - DMA handshaking interface - Programmable SDA hold time - Bus clear feature The LPI2C module supports the following main features: - Operating bus speed: - Standard Speed (SS) mode (up to 100 kbps) - Fast Speed (FS) mode (up to 400 kbps) - Slave operation only - 7-bit addressing only - Hardcoded slave bus address (0x40) - 8-byte deep inbound and outbound FIFOs - Burst writes only (burst reads are not supported) - Interrupt or polled-mode operation - The LPI2C interrupt can be used as a wake-up source from STANDBY low-power mode # NOTE All Low Power peripherals are single-master accessible, including LPI2C. Ensure that application software manages access to these LP peripherals such that no more than one bus master (CPU or DMA) attempts access at a time, using semaphores or similar techniques. Table 3-15 presents I2C interface signals and provides descriptions to their functions. # **Table 3-15 I2C Signal Descriptions** | Signal Name | Pin Name | Туре | Type Description | | |--------------|----------|------|------------------------------------------------------------------------------|--| | 12C0 A/B/C/D | | | | | | I2CO_SCL_A | P0_3 | | | | | I2CO_SCL_B | P3_4 | ] ,, | | | | I2CO_SCL_C | P7_1 | 10 | I2CO serial clock line. Open-drain output driver, requires external pull-up. | | | I2CO_SCL_D | P10_5 | | | | | I2CO_SDA_A | P0_2 | | | | | I2CO_SDA_B | P3_5 | 10 | 1200 corial data line. Open drain output driver, requires external null up | | | I2CO_SDA_C | P7_0 | | I2CO serial data line. Open-drain output driver, requires external pull-up. | | | I2CO_SDA_D | P10_4 | | | | | I2C1 A/B/C/D | | | | | | I2C1_SCL_A | P0_5 | | | | | I2C1_SCL_B | P3_7 | 10 | I2C1 serial clock line. Open-drain output driver, requires external pull-up. | | | I2C1_SCL_C | P7_3 | | 12C1 Serial Clock line. Open-drain output driver, requires external pun-up. | | | I2C1_SCL_D | P10_7 | | | | | I2C1_SDA_A | P0_4 | | I2C1 serial data line. Open-drain output driver, requires external pull-up. | | | I2C1_SDA_B | P3_6 | 10 | | | | I2C1_SDA_C | P7_2 | | | | | I2C1_SDA_D | P10_6 | | | | | 12C2 A/B/C | | | | | | I2C2_SCL_A | P0_6 | | | | | I2C2_SCL_B | P5_1 | 10 | I2C2 serial clock line. Open-drain output driver, requires external pull-up. | | | I2C2_SCL_C | P5_6 | | _ | | | I2C2_SDA_A | P0_7 | | | | | I2C2_SDA_B | P5_0 | 10 | I2C2 serial data line. Open-drain output driver, requires external pull-up. | | | I2C2_SDA_C | P5_7 | | | | | 12C3 A/B/C | | | | | | I2C3_SCL_A | P1_1 | | | | | I2C3_SCL_B | P9_7 | 10 | I2C3 serial clock line. Open-drain output driver, requires external pull-up. | | | I2C3_SCL_C | P9_5 | | | | | I2C3_SDA_A | P1_0 | | | | | I2C3_SDA_B | P9_6 | 10 | I2C3 serial data line. Open-drain output driver, requires external pull-up. | | | I2C3_SDA_C | P9_4 | | | | | LPI2C A/B | | | | | | LPI2C_SCL_A | P7_4 | - 1 | LPI2C serial clock line. Slave-only, requires external pull-up. | | | LPI2C_SCL_B | P5_2 | I | LF12C Serial Clock line. Slave-only, requires external pull-up. | | | LPI2C_SDA_A | P7_5 | 10 | LPI2C serial data line. Open-drain output driver, requires external pull-up. | | | Signal Name | Pin Name | Туре | Description | |-------------|----------|------|-------------| | LPI2C_SDA_B | P5_3 | | | #### 3.16.4 I2S Overview The Inter-IC Sound ( $I^2S^{TM}$ ) is a low pin count, serial bus standard for a stereo audio data link between ADCs, DACs, CODECs, DSPs, and others. As the $I^2S$ only handles the transfer of audio data, the control and subcoding signals need to be transferred separately using a different bus interface (such as $I^2C$ ). ### The device includes: - Up to two I2S modules in Shared Peripherals - One Low-Power I2S module (LPI2S) in the RTSS-HE Each I2S module supports the following main features: - I<sup>2</sup>S transmitter and receiver based on the Philips I<sup>2</sup>S serial protocol - One stereo channel for transmitter and one for receiver - Full duplex communication due to the independence of transmitter and receiver - Master mode of operation - Two input clock sources: 76.8 MHz or external audio clock - 8, 16, 32, 44.1, 48, 88.2, 96, and 192 kHz sampling frequencies - 16, 24, or 32 clocks word-select cycles (left/right audio channel select) - 12, 16, 20, 24, and 32 bits of audio data resolution - FIFO depth of 16 words for each of receiver and transmitter - Programmable FIFO thresholds - DMA hardware handshaking interface - 32-bit APB data bus #### NOTE All Low Power peripherals are single-master accessible, including LPI2S. Ensure that application software manages access to these LP peripherals such that no more than one bus master (CPU or DMA) attempts access at a time, using semaphores or similar techniques. Table 3-16 presents I2S interface signals and provides descriptions to their functions. ### **Table 3-16 I2S Signal Descriptions** | Signal Name | Pin Name | Туре | Description | | | | |-------------|----------|------------|------------------------------|--|--|--| | 12S0 A/B | | | | | | | | I2S0_SCLK_A | P3_0 | | I2S0 serial clock | | | | | I2SO_SCLK_B | P4_3 | 0 | 1230 Serial Clock | | | | | I2S0_SDI_A | P1_6 | | 1250 social data input line | | | | | I2SO_SDI_B | P4_1 | ] <b>'</b> | I2SO serial data input line | | | | | I2SO_SDO_A | P1_7 | 0 | I2SO serial data output line | | | | | I2SO_SDO_B | P4_2 | | | | | | | 12S0_WS_A | P3_1 | 0 | I2SO word select line | | | | | 12S0_WS_B | P4_4 | | | | | | | I2S1 A/B | 12S1 A/B | | | | | | | I2S1_SCLK_A | P3_4 | 0 | I2S1 serial clock | | | | | Signal Name | Pin Name | Туре | Description | |--------------|----------|------|-------------------------------| | I2S1_SCLK_B | P12_2 | | | | I2S1_SDI_A | P3_2 | - 1 | 12C1 sovial data input line | | I2S1_SDI_B | P12_0 | ] ' | I2S1 serial data input line | | I2S1_SDO_A | P3_3 | - 0 | 12C1 sovial data output line | | I2S1_SDO_B | P12_1 | | I2S1 serial data output line | | I2S1_WS_A | P4_0 | 0 | I2S1 word select line | | I2S1_WS_B | P12_3 | | 1251 WOLU Select lille | | LPI2S A/B/C | | | | | LPI2S_SCLK_A | P2_6 | | LPI2S serial clock | | LPI2S_SCLK_B | P10_3 | 0 | | | LPI2S_SCLK_C | P13_6 | | | | LPI2S_SDI_A | P2_4 | | LPI2S serial data input line | | LPI2S_SDI_B | P10_1 | I | | | LPI2S_SDI_C | P13_4 | | | | LPI2S_SDO_A | P2_5 | | | | LPI2S_SDO_B | P10_2 | 0 | LPI2S serial data output line | | LPI2S_SDO_C | P13_5 | | | | LPI2S_WS_A | P2_7 | | | | LPI2S_WS_B | P10_4 | 0 | LPI2S word select line | | LPI2S_WS_C | P13_7 | | | ### 3.16.5 I3C Overview The MIPI Improved Inter-Integrated Circuit (I3C) provides an interface to external I3C devices. The device includes one I3C module in Shared Peripherals. The I3C module supports the following main features: - Secondary Master function - Data rates: - Fast Mode (FM) (up to 400 kbps) - Fast Mode Plus (FM+) (up to 1 Mbps) - Single Data Rate (SDR) (up to 10 Mbps) - High Data Rate—Double Data Rate (HDR-DDR) (up to 20 Mbps) - Support for legacy I2C devices - Separate command and data buffers for each of the transfers - Buffer depths (each location can hold 4 bytes of data): - Commands buffer: 8 (16 locations) - Response buffer: 8 (8 locations) - Transmit and receive data buffers: 64 (64 locations) each - Up to 2<sup>16</sup> (65536) write/read bytes with a single command - Hardware assisted Dynamic Address Assignment (DAA) support - Hardware assisted device role switching between current master and slave - Hot-Join support with user controllable filter - CRC/parity generation and validation - Broadcast and directed Common Command Code (CCC) transfers - DMA support through hardware handshake interface - Autonomous clock stalling - Device address table for addressing multiple slaves - Dedicated buffer for capturing information from ENTDAA CCC command - Detects arbitration loss due to incoming In-Band Interrupt (IBI) and subsequently re-transmits the command - Use of duty cycle to achieve lower effective speed for SDR transfers to work with slower I3C slaves - Programmable Serial Data (SDA) transmit hold - Programmable retry count for transfers that are addressed by slaves Ю - IBI with 16 locations of IBI status (no IBI payload) - Defining Byte support for vendor specific broadcast and directed CCC transfers Table 3-17 presents I3C interface signals and provides descriptions to their functions. **Signal Name** Pin Name Type Description I3C A/B/C/D I3C\_SCL\_A PO 1 I3C\_SCL\_B P1\_3 10 13C serial clock line I3C\_SCL\_C P3\_3 I3C SCL D P7 7 I3C\_SDA\_A P0\_0 13C serial data line **Table 3-17 I3C Signal Descriptions** #### 3.16.6 PDM Overview P1\_2 P3 2 P7\_6 I3C\_SDA\_B I3C SDA C I3C\_SDA\_D The Pulse Density Modulation (PDM) module provides an interface to Digital Microphones (DMIC). The DMIC signal first gets amplified, and then sampled at a high rate and quantized by a DMIC's internal PDM modulator. The device PDM module provides clock and decodes the received 1-bit PDM stream into 16-bit values in Pulse Code Modulation (PCM) format. The device includes: - One PDM module in Shared Peripherals - One Low-Power PDM module (LPPDM) in the RTSS-HE Each PDM module supports the following main features: - 4× 2-channel PDM microphone inputs for total support of up to 8 PDM channels (mono DMICs) for PDM module - Audio signal bandwidth of up to 96 kHz - DMA controller interface for storing audio samples - 16-bit PCM output per channel - Selection between 9 modes of PDM clock frequencies from 512 kHz to 4.8 MHz (oversampling). The mode applies to all channels. - Microphone sleep mode when at 128 kHz PDM clock - Independent phase adjustment per channel to allow beam forming - Independent gain adjustment per channel - Independent peak detector per channel with programmable thresholds - Peak detection interrupt per channel producing wake-up event - Independent programmable DC blocking Infinite Impulse Response (IIR) filter per channel - Independent programmable Finite Impulse Response (FIR) filter per channel - FIFO with a capability to store up to 8 PCM samples for each channel for CPU to read - Programmable FIFO watermark level to generate data available interrupt - FIFO overrun error interrupt # NOTE All Low Power peripherals are single-master accessible, including LPPDM. Ensure that application software manages access to these LP peripherals such that no more than one bus master (CPU or DMA) attempts access at a time, using semaphores or similar techniques. Table 3-18 presents PDM interface signals and provides descriptions to their functions. # **Table 3-18 PDM Signal Descriptions** | Signal Name | Pin Name | Туре | ype Description | | |-------------|----------|------|----------------------------------------------------------------------|--| | PDM A/B/C | | | | | | AUDIO_CLK_A | P8_0 | | | | | AUDIO_CLK_B | P9_6 | ı | PDM and I2S clock input | | | AUDIO_CLK_C | P12_0 | | | | | PDM_CO_A | P0_5 | | | | | PDM_CO_B | P3_1 | 0 | PDM clock output 0 to DMIC (shared between channels 0 and 1) | | | PDM_CO_C | P6_1 | | | | | PDM_C1_A | P0_7 | | | | | PDM_C1_B | P3_3 | 0 | PDM clock output 1 to DMIC (shared between channels 2 and 3) | | | PDM_C1_C | P6_3 | | | | | PDM_C2_A | P6_7 | 0 | DDM clock output 2 to DMIC (chared between channels 4 and E) | | | PDM_C2_B | P11_4 | | PDM clock output 2 to DMIC (shared between channels 4 and 5) | | | PDM_C3_A | P5_2 | 0 | PDM clock output 3 to DMIC (shared between channels 6 and 7) | | | PDM_C3_B | P11_5 | | | | | PDM_D0_A | P0_4 | | | | | PDM_D0_B | P3_0 | ı | PDM data input 0 from DMIC (shared between channels 0 and 1) | | | PDM_D0_C | P6_0 | | | | | PDM_D1_A | P0_6 | | | | | PDM_D1_B | P3_2 | 1 | PDM data input 1 from DMIC (shared between channels 2 and 3) | | | PDM_D1_C | P6_2 | | | | | PDM_D2_A | P5_0 | | PDM data input 2 from DMIC (shared between channels 4 and 5) | | | PDM_D2_B | P5_4 | ] ' | | | | PDM_D3_A | P5_1 | - I | PDM data input 3 from DMIC (shared between channels 6 and 7) | | | PDM_D3_B | P5_5 | ] ' | Politi data iliput 3 from Divile (shared between chailless 6 and 7) | | | LPPDM A/B | | | | | | LPPDM_CO_A | P2_1 | 0 | LPPDM clock output 0 to DMIC (shared between channels 0 and 1) | | | LPPDM_CO_B | P3_4 | | LPPDIVI Clock output 0 to Divire (shared between channels 0 and 1) | | | LPPDM_C1_A | P2_3 | 0 | LPPDM clack output 1 to DMIC (chared between channels 2 and 2) | | | LPPDM_C1_B | P3_6 | | LPPDM clock output 1 to DMIC (shared between channels 2 and 3) | | | LPPDM_C2_A | P7_4 | 0 | LPPDM clock output 2 to DMIC (shared between channels 4 and 5) | | | LPPDM_C2_B | P11_2 | | trrbivi clock output 2 to bivite (shareu between chailliels 4 and 5) | | | LPPDM_C3_A | P7_6 | 0 | LPPDM clock output 3 to DMIC (shared between channels 6 and 7) | | | Signal Name | Pin Name | Туре | Description | |-------------|----------|------|----------------------------------------------------------------| | LPPDM_C3_B | P11_3 | | | | LPPDM_D0_A | P2_0 | | LPROM data input 0 from DMIC (chared between channels 0 and 1) | | LPPDM_D0_B | P3_5 | ] ' | LPPDM data input 0 from DMIC (shared between channels 0 and 1) | | LPPDM_D1_A | P2_2 | | LPPDM data input 1 from DMIC (shared between channels 2 and 3) | | LPPDM_D1_B | P3_7 | ] ' | | | LPPDM_D2_A | P7_5 | | LPPDM data input 2 from DMIC (shared between channels 4 and 5) | | LPPDM_D2_B | P11_6 | ] ' | | | LPPDM_D3_A | P7_7 | | LPPDM data input 3 from DMIC (shared between channels 6 and 7) | | LPPDM_D3_B | P11_7 | 1 | | ### 3.16.7 SPI Overview The Serial Peripheral Interface (SPI) module is a programmable low pin count, full-duplex master or slave synchronous serial interface. The device includes: - Up to four high-speed SPI modules in Shared Peripherals - One Low-Power SPI module (LPSPI) in the RTSS-HE The SPI modules support the following main features: - 32-bit data bus width for AHB interface (SPI modules) and APB interface (LPSPI module) - Standard SPI mode - Up to four slave select lines for the SPI modules, one slave select line for the LPSPI - Multi-master contention detection - Programmable delay on the sample time of received serial data bit for the high-speed SPI modules only (when programmed in Master mode) - Separate Transmit and Receive FIFO buffers: - Buffer width of 32 bits - Buffer depth of 16 words - DMA requests - Combined interrupt lines and active high-level interrupts - Operation modes: - Serial Master or Slave modes for the high-speed SPI modules - Master mode only for LPSPI - Programmable frame formats: - Motorola Serial Peripheral Interface - Texas Instruments Synchronous Serial Protocol (SSP) - National Semiconductor Microwire - Programmable data transfer clock bit rate for dynamic control of the serial bit rate - Programmable data item size (4 to 32 bits) for each data transfer # NOTE All Low Power peripherals are single-master accessible, including LPSPI. Ensure that application software manages access to these LP peripherals such that no more than one bus master (CPU or DMA) attempts access at a time, using semaphores or similar techniques. Table 3-19 presents SPI interface signals and provides descriptions to their functions. **Table 3-19 SPI Signal Descriptions** | Signal Name | Pin Name | Туре | Description | |-------------|----------|------|-----------------------------------------------------------------------------------------------------| | SPIO A/B/C | | | | | SPIO_SCLK_A | P1_2 | | | | SPIO_SCLK_B | P5_3 | 10 | SPIO serial clock (driven by master) | | SPIO_SCLK_C | P7_2 | | | | SPIO_SSO_A | P1_3 | | In Master made along coloct O output In Slave made along | | SPIO_SSO_B | P5_2 | 10 | In Master mode, slave select 0 output. In Slave mode, slave select 0 input from an external master. | | SPIO_SSO_C | P7_3 | | select o input from an external master. | | SPIO_SS1_A | P1_4 | | SDIO slave select 1 (driven by master) | | SPIO_SS1_B | P3_5 | 0 | SPIO slave select 1 (driven by master) | | SPIO_SS2_A | P1_5 | 0 | SDIO slave select 2 (driven by master) | | SPIO_SS2_B | P3_6 | | SPIO slave select 2 (driven by master) | | SPIO_SS3_A | P5_4 | О . | SPIO slave select 3 (driven by master) | | SPIO_SS3_B | P8_2 | | Sho slave select 5 (university master) | | SPI0_MISO_A | P1_0 | | | | SPI0_MISO_B | P5_0 | Ю | SPIO master in slave out | | SPI0_MISO_C | P7_0 | | | | SPI0_MOSI_A | P1_1 | | SPIO master out slave in | | SPI0_MOSI_B | P5_1 | IO | | | SPI0_MOSI_C | P7_1 | | | | SPI1 A/B/C | | | | | SPI1_SCLK_A | P2_6 | | | | SPI1_SCLK_B | P8_5 | IO | SPI1 serial clock (driven by master) | | SPI1_SCLK_C | P14_6 | | | | SPI1_SSO_A | P2_7 | | In Master mode, slave select 0 output. In Slave mode, slave | | SPI1_SSO_B | P6_4 | IO | select 0 input from an external master. | | SPI1_SSO_C | P14_7 | | select o input from an external master. | | SPI1_SS1_A | P3_7 | О . | SPI1 slave select 1 (driven by master) | | SPI1_SS1_B | P6_5 | | SFIT Slave Select 1 (university master) | | SPI1_SS2_A | P4_0 | О . | SPI1 slave select 2 (driven by master) | | SPI1_SS2_B | P6_6 | | SFIT Slave Select 2 (university master) | | SPI1_SS3_A | P4_1 | 0 | SDI1 slave select 3 (driven by master) | | SPI1_SS3_B | P6_7 | | SPI1 slave select 3 (driven by master) | | SPI1_MISO_A | P2_4 | | | | SPI1_MISO_B | P8_3 | Ю | SPI1 master in slave out | | SPI1_MISO_C | P14_4 | | | | SPI1_MOSI_A | P2_5 | Ю | SPI1 master out slave in | | Signal Name | Pin Name | Туре | Description | |--------------|----------|------|-------------------------------------------------------------| | SPI1_MOSI_B | P8_4 | | | | SPI1_MOSI_C | P14_5 | | | | SPI2 A/B | 1 | | | | SPI2_SCLK_A | P4_4 | 10 | CDI2 | | SPI2_SCLK_B | P9_4 | 10 | SPI2 serial clock (driven by master) | | SPI2_SSO_A | P4_5 | 10 | In Master mode, slave select 0 output. In Slave mode, slave | | SPI2_SSO_B | P9_5 | 10 | select 0 input from an external master. | | SPI2_SS1_A | P4_6 | 0 | SDI2 slave select 1 (driven by master) | | SPI2_SS1_B | P9_6 | | SPI2 slave select 1 (driven by master) | | SPI2_SS2_A | P4_7 | 0 | SDI2 clave coloct 2 (driven by master) | | SPI2_SS2_B | P9_7 | | SPI2 slave select 2 (driven by master) | | SPI2_SS3_A | P13_3 | 0 | SPI2 slave select 3 (driven by master) | | SPI2_SS3_B | P10_0 | 0 | SPI2 slave select 3 (driven by master) | | SPI2_MISO_A | P4_2 | 10 | SPI2 master in slave out | | SPI2_MISO_B | P9_2 | 10 | SFIZ Illaster III slave out | | SPI2_MOSI_A | P4_3 | 10 | SPI2 master out slave in | | SPI2_MOSI_B | P9_3 | 10 | SFIZ Master out slave m | | SPI3 A/B | | | | | SPI3_SCLK_A | P12_6 | Ю | SPI3 serial clock (driven by master) | | SPI3_SCLK_B | P10_7 | Ю | SPI3 serial clock (driven by master) | | SPI3_SSO_A | P12_7 | 10 | In Master mode, slave select 0 output. In Slave mode, slave | | SPI3_SSO_B | P11_0 | 10 | select 0 input from an external master. | | SPI3_SS1_A | P13_0 | 0 | SPI3 slave select 1 (driven by master) | | SPI3_SS1_B | P11_1 | 0 | SPI3 slave select 1 (driven by master) | | SPI3_SS2_A | P13_1 | 0 | SPI3 slave select 2 (driven by master) | | SPI3_SS2_B | P11_2 | 0 | SPI3 slave select 2 (driven by master) | | SPI3_SS3_A | P13_2 | 0 | SPI3 slave select 3 (driven by master) | | SPI3_SS3_B | P11_3 | 0 | SPI3 slave select 3 (driven by master) | | SPI3_MISO_A | P12_4 | Ю | SPI3 master in slave out | | SPI3_MISO_B | P10_5 | Ю | SPI3 master in slave out | | SPI3_MOSI_A | P12_5 | Ю | SPI3 master out slave in | | SPI3_MOSI_B | P10_6 | Ю | SPI3 master out slave in | | LPSPI A/B | | | | | LPSPI_SCLK_A | P7_6 | 10 | LPSPI serial clock (driven by master) | | LPSPI_SCLK_B | P11_6 | 10 | Li Si i Schai Glock (arriveri sy master) | | LPSPI_MISO_A | P7_4 | 10 | LPSPI master in slave out | | LPSPI_MISO_B | P11_4 | | 2. 5 | | LPSPI_MOSI_A | P7_5 | 10 | LPSPI master out slave in | | LPSPI_MOSI_B | P11_5 | 10 | E. S. F. Master out stave III | | LPSPI_SS_A | P7_7 | 10 | LPSPI slave select output | | LPSPI_SS_B | P11_7 | | | # 3.16.8 UART Overview The Universal Asynchronous Receiver/Transmitter (UART) module implements asynchronous serial communication interface based on standard Non-Return-to-Zero (NRZ) frame format. #### The device includes: - Up to six UART modules in Shared Peripherals - One Low-Power UART module (LPUART) in the RTSS-HE - One UART module in the SESS (SEUART)—not accessible by user application The UART modules are integrated in the following power domains: - Power Domain PD-6: UART[0-5] - Power Domain PD-2: LPUART - Power Domain PD-5: SEUART # Each UART module supports the following main features: - Full duplex operation - Programmable baud rates up to 2.5 Mbps with a fractional baud rate divisor - Interrupt driven or DMA controlled data transfer - Auto flow control compatible with 16750 devices - Configurable character length—5, 6, 7, 8 or 9 bits - Optional parity bit—Even, Odd, Stick - Number of stop bits—1, 1.5, 2 bits - Line break generation and detection - CTS/RTS signals for hardware flow control - Drive enable output for RS485 interface support on UART[4-5] only - Transmit (Tx) and Receive (Rx) FIFO depth of 32 characters - Loopback mode for test and troubleshooting - False start bit detection - Compatible with the industry standard 16550 devices - The LPUART interrupt can be used as a wake-up source from STANDBY low-power mode ### **NOTE** All Low Power peripherals are single-master accessible, including LPUART. Ensure that application software manages access to these LP peripherals such that no more than one bus master (CPU or DMA) attempts access at a time, using semaphores or similar techniques. Table 3-20 presents UART interface signals and provides descriptions to their functions. #### **Table 3-20 UART Signal Descriptions** | Signal Name | Pin Name | Туре | Description | |-------------|----------|------|--------------------------| | UARTO A/B | | | | | UARTO_RX_A | P0_0 | | LIARTO carial data input | | UARTO_RX_B | P1_4 | l | UARTO serial data input | | UARTO_TX_A | P0_1 | 0 | UARTO serial data output | | UARTO_TX_B | P1_5 | | | | UARTO_CTS_A | P0_2 | | UARTO clear to send | | UARTO_CTS_B | P6_6 | l | | | UARTO_RTS_A | P0_3 | 0 | UARTO request to send | | UARTO_RTS_B | P6_7 | | | | UART1 A/B | | , | | | Signal Name | Pin Name | Туре | Description | |-------------|----------|------|----------------------------| | UART1_RX_A | P0_4 | | LIADTA social data input | | UART1_RX_B | P1_6 | - 1 | UART1 serial data input | | UART1_TX_A | P0_5 | | LIADTA social data subset | | UART1_TX_B | P1_7 | 0 | UART1 serial data output | | UART1_CTS_A | P0_6 | | LIADTA along to cond | | UART1_CTS_B | P5_6 | | UART1 clear to send | | UART1_RTS_A | P0_7 | 0 | LIADT1 request to send | | UART1_RTS_B | P5_7 | 0 | UART1 request to send | | UART2 A/B | | | | | UART2_RX_A | P1_0 | | LIART2 social data input | | UART2_RX_B | P2_0 | | UART2 serial data input | | UART2_TX_A | P1_1 | 0 | LIART2 social data output | | UART2_TX_B | P2_1 | 0 | UART2 serial data output | | UART2_CTS_A | P6_2 | | UART2 clear to send | | UART2_CTS_B | P6_4 | | OAKTZ Cledi to Setiu | | UART2_RTS_A | P6_3 | 0 | LIART2 request to cond | | UART2_RTS_B | P6_5 | | UART2 request to send | | UART3 A/B | | | | | UART3_RX_A | P1_2 | | UART3 serial data input | | UART3_RX_B | P2_2 | ] ' | OAKTS Serial data input | | UART3_TX_A | P1_3 | 0 | LIART2 agricul data autout | | UART3_TX_B | P2_3 | | UART3 serial data output | | UART3_CTS_A | P5_4 | - 1 | LIART2 clear to cond | | UART3_CTS_B | P7_2 | ] ' | UART3 clear to send | | UART3_RTS_A | P5_5 | 0 | UART3 request to send | | UART3_RTS_B | P7_3 | | OANTS Tequest to seriu | | UART4 A/B/C | | | | | UART4_RX_A | P3_0 | | | | UART4_RX_B | P12_1 | 1 | UART4 serial data input | | UART4_RX_C | P5_0 | | | | UART4_TX_A | P3_1 | | | | UART4_TX_B | P12_2 | 0 | UART4 serial data output | | UART4_TX_C | P5_1 | | | | UART4_DE_A | P6_0 | 0 | UART4 RS485 driver enable | | UART4_DE_B | P12_3 | | OAINTH NOTOD UTIVEL CHADIC | | UART5 A/B/C | | | | | UART5_RX_A | P3_4 | | | | UART5_RX_B | P11_3 | ı | UART5 serial data input | | UART5_RX_C | P5_2 | | | | UART5_TX_A | P3_5 | | | | UART5_TX_B | P11_4 | О | UART5 serial data output | | UART5_TX_C | P5_3 | | | | UART5_DE_A | P6_1 | 0 | UART5 RS485 driver enable | | UART5_DE_B | P11_7 | | OANTO NOTOS UTIVEL ELIADIC | | Signal Name | Pin Name | Туре | Description | | |--------------|-----------|----------|---------------------------|--| | LPUART A/B | | | | | | LPUART_RX_A | P7_6 | | LDUART corial data input | | | LPUART_RX_B | P9_1 | <b>"</b> | LPUART serial data input | | | LPUART_TX_A | P7_7 | 0 | LDUART cariel data output | | | LPUART_TX_B | P9_2 | | LPUART serial data output | | | LPUART_CTS_A | P7_4 | | LPUART clear to send | | | LPUART_CTS_B | P3_6 | ] ' | | | | LPUART_RTS_A | P7_5 | 0 | LPUART request to send | | | LPUART_RTS_B | P3_7 | | | | | SEUART | | | | | | SEUART_RX | SEUART_RX | I | SEUART serial data input | | | SEUART_TX | SEUART_TX | 0 | SEUART serial data output | | #### 3.16.9 USB Overview The Universal Serial Bus (USB) provides an expandable, bi-directional, hot-pluggable, serial interface that allows to plug different peripherals into a USB port and have them automatically configured and ready to use. USB host and devices use memory FIFO buffers to implement data endpoints used to accept or send data from and to its endpoint counterpart. The device includes one USB module. The USB module consists of an xHCI USB2.0 Dual-Role Device (DRD) controller, a FIFO RAM, and an on-chip PHY. The USB module supports the following main features: - Compliant with USB Specification 2.0 - Four bi-directional endpoints including the bi-directional control endpoint 0 - Same programming model for Low-Speed (LS) (1.5 Mbit/s, host mode only), Full-Speed (FS) (12 Mbit/s), and High-Speed (HS) (480 Mbit/s) bit rates - Internal DMA controller - Power-saving features (clock gating) - Link Power Management (LPM) protocol - Hardware-controlled LPM support in Host mode - Single 1865 × 64-bit RAM, accommodating registers, descriptor cache, Rx buffers and Tx prefetch - Dynamic FIFO memory allocation for endpoints - Keep-alive feature in LS mode and (micro-)SOFs in FS and HS modes - (micro-)SOFs (Start-of-Frame) - Software-controlled standard USB commands (USB SETUP commands detected and forwarded to application for decoding) - Hardware-controlled USB bus level and packet level error handling - Low CPU utilization needs - Driver involved only in setting up transfers and high-level error recovery - Hardware handles data packing and routing to a specific pipe - Descriptor caching and data prefetching used to meet system performance in high-latency systems - Interrupt moderation - On-chip PHY via an USB 2.0 Transceiver Macrocell Interface (UTMI+) Table 3-21 presents USB interface signals and provides descriptions to their functions. ### **Table 3-21 USB Signal Descriptions** | Signal Name | Pin Name | Туре | Description | |-------------|-----------|------|--------------------------------------------------------------------------| | USB_DP | USB_DP | 10 | USB 2.0 differential data (positive) | | USB_DM | USB_DM | 10 | USB 2.0 differential data (negative) | | USB_VBUS | USB_VBUS | Α | USB V <sub>BUS</sub> -sense input | | USB_IO_ID | USB_IO_ID | Α | USB A/B-device detect—leave unconnected (Device) or tie to ground (Host) | | USB_REXT | USB_REXT | Р | External calibration resistor (200 $\Omega$ ±1%) to GND | # **3.17 External Memory Interfaces** # 3.17.1 Cryptographic OSPI Overview The cryptographic OSPI implementation in the device consists of the Octal Serial Peripheral Interface (OSPI) module and the ancillary Advanced Encryption Standard (AES) engine. The OSPI is an intelligent peripheral offering various memory expansion options. The OSPI can work either in a direct access mode to directly read and write data to the external SPI memory, or in a decryption mode where the incoming data is decrypted on-the-fly via the AES engine. The device includes one OSPI module, assisted by a dedicated AES engine for the cryptographic operations. The OSPI module supports the following main features: - Single, Dual, Quad, or Octal SPI Master mode operation - Up to 100 MHz clock for up to 100 MB/s Single Data Rate (SDR) and 200 MB/s Dual Data Rate (DDR) support - HyperBus protocol support for integration of HyperRAM™ modules - Programmable instruction length, address length, wait cycles and data frame size - Programmable option to skip address and instruction phase - Read data strobe support in DDR mode for higher frequencies - Support of Motorola Serial Peripheral Interface protocol - DMA controller interface - Programmable delay on the sample time of Received Serial Data (RXD) bit compensating routing delays - Programmable frame size of each data transfer from 4 to 32 bits - 256 words deep Rx and Tx FIFO buffers - Execute-in-Place (XIP) support for read and write transfers—translates memory access requests to SPI transactions for code memory expansion. This mode supports the following main features: - Programmable instruction length and address length in XIP mode - Data frame size mapping directly from AHB transfers - Fixed data frame size for all the transfers - Continuous transfer mode for read transactions - Data mask support - Configurable data pre-fetch during XIP read transaction - Concurrent XIP and non-XIP transactions - eXpanded SPI (xSPI) with all the command formats as described in JEDEC xSPI version 1.0 - Two xSPI command modes: - 1S-1S—one IO signal used during command transfer, command modifier transfer, and data transfer. All phases are SDR. - 8D-8D-8D—eight IO signals used during command transfer, command modifier transfer, and data transfer. All phases are DDR. The AES engine supports the following main features: - On-the-fly decryption, transparent for the OSPI read transactions from external memory - Electronic Codebook (ECB) mode of operation In general, the OSPI should only be configured and used by RTSS-HE (Cortex-M55 HE core). - 128-bit long AES keys - Secure setup and lockup of the decryption keys by the Secure Enclave at boot time Table 3-22 presents OSPI interface signals and provides descriptions to their functions. ### **CAUTION** The following pin multiplexing options are recommended: - For OSPI, the OSPI0\_D[0-7]\_B data bus signals are recommended to be used for 100 MHz operation. OSPI0\_D[0-7]\_A and OSPI0\_D[0-7]\_C data bus signals are recommended to be used for 50 MHz operation. **Table 3-22 OSPI Signal Descriptions** | Signal Name | Pin Name | Туре | Description | |-------------------|--------------------|---------|------------------------------------------------------------------------------------------| | OSPI Data Bus A/ | в/С | | | | OSPIO_DO_A | P0_0 | | OCDI data input/output 0 in aphanead CDI mades. Data output (MOCI) in | | OSPIO_DO_B | P2_0 | 10 | OSPI data input/output 0 in enhanced SPI modes. Data output (MOSI) in standard SPI mode. | | OSPIO_DO_C | P6_0 | | Standard SFT mode. | | OSPIO_D1_A | P0_1 | | OCDI data input/output 1 in appared CDI mades. Data input (MISO) in | | OSPIO_D1_B | P2_1 | 10 | OSPI data input/output 1 in enhanced SPI modes. Data input (MISO) in standard SPI mode. | | OSPIO_D1_C | P6_1 | | Standard SFT mode. | | OSPIO_D2_A | P0_2 | | | | OSPIO_D2_B | P2_2 | 10 | OSPI data 2 | | OSPIO_D2_C | P6_2 | | | | OSPIO_D3_A | P0_3 | | | | OSPIO_D3_B | P2_3 | 10 | OSPI data 3 | | OSPIO_D3_C | P6_3 | | | | OSPIO_D4_A | P0_4 | | OSPI data 4 | | OSPIO_D4_B | P2_4 | 10 | | | OSPIO_D4_C | P6_4 | | | | OSPIO_D5_A | P0_5 | | | | OSPIO_D5_B | P2_5 | 10 | OSPI data 5 | | OSPIO_D5_C | P6_5 | | | | OSPIO_D6_A | P0_6 | | | | OSPIO_D6_B | P2_6 | 10 | OSPI data 6 | | OSPIO_D6_C | P6_6 | | | | OSPIO_D7_A | P0_7 | | | | OSPIO_D7_B | P2_7 | 10 | OSPI data 7 | | OSPIO_D7_C | P6_7 | | | | OSPI Clock, Slave | Select, Data Strob | e A/B/C | | | OSPIO_SCLKN_A | P3_5 | | | | OSPIO_SCLKN_B | P3_1 | 0 | OSPI serial clock (negative) | | OSPIO_SCLKN_C | P12_1 | | | | Signal Name | Pin Name | Туре | Description | |--------------|----------|------|--------------------------------------------------------------------------| | OSPIO_SCLK_A | P1_7 | | | | OSPIO_SCLK_B | P3_0 | 0 | OSPI serial clock | | OSPIO_SCLK_C | P12_0 | | | | OSPIO_RXDS_A | P3_4 | | OCDI mand data stucks (DVDC) whom imput Data mand. (TVD DAA) whom | | OSPIO_RXDS_B | P1_6 | 10 | OSPI read data strobe (RXDS) when input. Data mask (TXD_DM) when output. | | OSPIO_RXDS_C | P12_2 | | | | OSPI0_SS0_A | P1_4 | | OSPI slave select 0 | | OSPIO_SSO_B | P3_2 | 0 | | | OSPI0_SS0_C | P12_3 | | | | OSPIO_SS1_A | P1_5 | | OSPI slave select 1 | | OSPIO_SS1_B | P3_3 | 0 | | | OSPIO_SS1_C | P12_4 | | | ### 3.17.2 SDMMC Overview The Secure Digital / MultiMediaCard (SDMMC) module provides an interface to embedded MultiMediaCard (eMMC™), Secure Digital® (SD®) card, and SD Input/Output (SDIO). The communication between the SDMMC module and eMMC/SD/SDIO device is performed according to the eMMC/SD/SDIO protocol. The device includes one SDMMC module. The SDMMC module supports the following main features: - SD card interface: - 4-bit data bus - Complaint with SD Host Controller Standard Specification v4.20 - Complaint with SD Physical Layer Specification v6.00 - Backward compatible with earlier SD card specifications - UHS-I mode - Speed modes: - Default-Speed (DS) - High-Speed (HS) - o SDR12 - o SDR25 - o SDR50 - SDIO interface: - 4-bit data bus - Complaint with SD Specifications Part E1 SDIO Specification Version 4.10 - SDIO read wait - SDIO card interrupts in both 1-bit and 4-bit modes - Wake-up on card interrupt - eMMC interface: - 4-bit/8-bit data bus - Complaint with JEDEC eMMC 5.1 Specification (JESD84-B51) - Backward compatible with earlier eMMC specifications - Speed legacy modes: - High Speed SDR - Boot operation and alternative boot operation - 32-bit slave AHB and master AXI interface - Data transfer types for SD and eMMC: - CPU - SDMA - ADMA2 - ADMA3 - Clocking: - Supports independent clocks for the host controller, slave interface, and master interface - Supports gating of host controller base clock, if host controller is inactive - Supports context aware functional clock gates - Interrupt outputs: - Combined and separate interrupt outputs - · Interrupt enabling and masking - Data buffering: - Automatic packing/unpacking of data to fit buffer width Table 3-23 presents SDMMC interface signals and provides descriptions to their functions. #### **CAUTION** The following pin multiplexing options are recommended: For SDMMC, the SD\_\*\_C signals are recommended to be used for 50 MHz operation. SD\_\*\_A, SD\_\*\_B, and SD\_\*\_D signals are recommended to be used for 25 MHz operation. # **Table 3-23 SDMMC Signal Descriptions** | Signal Name | Pin Name | Туре | Description | |----------------|----------|------|---------------------| | SDMMC Data Bus | A/B/C/D | • | | | SD_D0_A | P5_0 | | | | SD_D0_B | P13_0 | 10 | SDMMC data line 0 | | SD_D0_C | P8_0 | | SDIVINC data line 0 | | SD_D0_D | P6_0 | | | | SD_D1_A | P5_1 | | | | SD_D1_B | P13_1 | 10 | SDMMC data line 1 | | SD_D1_C | P8_1 | | SDIVING data line 1 | | SD_D1_D | P6_1 | | | | SD_D2_A | P5_2 | | SDMMC data line 2 | | SD_D2_B | P13_2 | 10 | | | SD_D2_C | P8_2 | | | | SD_D2_D | P6_2 | | | | SD_D3_A | P5_3 | | | | SD_D3_B | P13_3 | 10 | SDMMC data line 3 | | SD_D3_C | P8_3 | | SDIVINC data line 3 | | SD_D3_D | P6_3 | | | | SD_D4_A | P5_4 | | | | SD_D4_B | P13_4 | 10 | SDMMC data line 4 | | SD_D4_C | P8_4 | | | | SD_D4_D | P6_4 | | | | SD_D5_A | P5_5 | 10 | SDMMC data line 5 | | Signal Name | Pin Name | Туре | Description | | | | | |---------------|------------------------------------|------|-------------------------------|--|--|--|--| | SD_D5_B | P13_5 | | | | | | | | SD_D5_C | P8_5 | | | | | | | | SD_D5_D | P6_5 | | | | | | | | SD_D6_A | P5_6 | | | | | | | | SD_D6_B | P13_6 | 10 | SDMMC data line 6 | | | | | | SD_D6_C | P8_6 | | SDIVITIVE data lifte 6 | | | | | | SD_D6_D | P6_6 | | | | | | | | SD_D7_A | P5_7 | | | | | | | | SD_D7_B | P13_7 | 10 | SDMMC data line 7 | | | | | | SD_D7_C | P8_7 | | SDIVINC data line 7 | | | | | | SD_D7_D | P6_7 | | | | | | | | SDIO Command, | SDIO Command, Clock, Reset A/B/C/D | | | | | | | | SD_CMD_A | P7_0 | Ю | SDMMC command/response line | | | | | | SD_CMD_B | P14_0 | Ю | SDMMC command/response line | | | | | | SD_CMD_C | P9_0 | Ю | SDMMC command/response line | | | | | | SD_CMD_D | P4_2 | Ю | SDMMC command/response line | | | | | | SD_CLK_A | P7_1 | 0 | SDMMC host to card clock line | | | | | | SD_CLK_B | P14_1 | 0 | SDMMC host to card clock line | | | | | | SD_CLK_C | P9_1 | 0 | SDMMC host to card clock line | | | | | | SD_CLK_D | P4_1 | 0 | SDMMC host to card clock line | | | | | | SD_RST_A | P7_2 | 0 | SDMMC reset line | | | | | | SD_RST_B | P14_2 | 0 | SDMMC reset line | | | | | | SD_RST_C | P9_2 | 0 | SDMMC reset line | | | | | | SD_RST_D | P4_3 | 0 | SDMMC reset line | | | | | # 3.18 Camera Interfaces ### 3.18.1 CPI Overview The digital Camera Parallel Interface (CPI) enables pixel data reception from external CMOS sensors and camera modules. The data transfer rate is limited by the maximum supported pixel clock and data bus width. The device includes: ■ One Low-Power CPI (LPCPI) controller in the RTSS-HE The LPCPI controller supports the following main features: - Up to 60 MHz pixel clock - Up to 8-bit data bus width - Programmable polarity for the pixel clock, horizontal and vertical synchronization signals - Single frame capture snapshot mode only (automated streaming mode is not supported) - Pixel clock output to external camera sensor The LPCPI controller supports the following specific features: - External camera sensor source: - Data modes: 1-, 2-, 4-, and 8-bit - Programmable MSB/LSB selection - Transfer 10-bit pixel encoding over 8-bit wide data bus ### NOTE All Low Power peripherals are single-master accessible, including LPCPI. Ensure that application software manages access to these LP peripherals such that no more than one bus master (CPU or DMA) attempts access at a time, using semaphores or similar techniques. Table 3-24 presents LPCPI interface signals and provides descriptions to their functions. # **CAUTION** - For LPCAM\_PCLK and LPCAM\_XVCLK signals, recommended to be used are LPCAM\_PCLK\_A and LPCAM\_XVCLK\_A pin multiplexing options. **Table 3-24 LPCPI Signal Descriptions** | Signal Name | Pin Name | Туре | Description | |-------------------|-----------|------|------------------------------------------------------| | LPCPI Data Bus A | B/C | | | | LPCAM_D0_A | P8_0 | | | | LPCAM_D0_B | P2_4 | ı | LPCPI pixel data from external camera sensor bit [0] | | LPCAM_D0_C | P1_4 | | | | LPCAM_D1_A | P8_1 | | | | LPCAM_D1_B | P2_5 | 1 | LPCPI pixel data from external camera sensor bit [1] | | LPCAM_D1_C | P1_5 | | | | LPCAM_D2_A | P8_2 | | | | LPCAM_D2_B | P2_6 | 1 | LPCPI pixel data from external camera sensor bit [2] | | LPCAM_D2_C | P1_6 | | | | LPCAM_D3_A | P8_3 | | | | LPCAM_D3_B | P2_7 | I | LPCPI pixel data from external camera sensor bit [3] | | LPCAM_D3_C | P1_7 | | | | LPCAM_D4_A | P8_4 | | LPCPI pixel data from external camera sensor bit [4] | | LPCAM_D4_B | P3_0 | I | | | LPCAM_D4_C | P2_0 | | | | LPCAM_D5_A | P8_5 | | | | LPCAM_D5_B | P3_1 | l | LPCPI pixel data from external camera sensor bit [5] | | LPCAM_D5_C | P2_1 | | | | LPCAM_D6_A | P8_6 | | | | LPCAM_D6_B | P3_2 | I | LPCPI pixel data from external camera sensor bit [6] | | LPCAM_D6_C | P2_2 | | | | LPCAM_D7_A | P8_7 | | | | LPCAM_D7_B | P3_3 | I | LPCPI pixel data from external camera sensor bit [7] | | LPCAM_D7_C | P2_3 | | | | LPCPI Clock and S | ync A/B/C | | | | LPCAM_HSYNC_A | P10_0 | | | | LPCAM_HSYNC_B | P0_0 | l | LPCPI line valid from external camera sensor | | LPCAM_HSYNC_C | P1_0 | | | | Signal Name | Pin Name | Туре | Description | |---------------|----------|------|------------------------------------------------------------| | LPCAM_VSYNC_A | P10_1 | | | | LPCAM_VSYNC_B | P0_1 | l I | LPCPI vertical synchronization from external camera sensor | | LPCAM_VSYNC_C | P1_1 | | | | LPCAM_PCLK_A | P10_2 | | | | LPCAM_PCLK_B | P0_2 | l | LPCPI pixel clock from external camera sensor | | LPCAM_PCLK_C | P1_2 | | | | LPCAM_XVCLK_A | P10_3 | | | | LPCAM_XVCLK_B | P0_3 | О | LPCPI pixel clock to external camera sensor | | LPCAM_XVCLK_C | P1_3 | | | # 3.19 Display Interfaces #### 3.19.1 DPI Controller Overview The Display Parallel Interface (DPI) provides a 24-bit RGB data bus either directly to LCD and TFT panels with a resolution of up to WXGA ( $1280 \times 800$ ) or to the MIPI DSI Controller. In addition to the 24 data lines, the interface includes pixel clock up to 50 MHz, horizontal and vertical synchronization pulses, and data enable signals with configurable polarity. The device includes a single Configurable DPI Controller (CDC). The CDC supports the following main features: - Configurable resolution and refresh rate - Two display layers - Programmable background color - Color Look-Up Table (CLUT) with 256 × 24-bit entries per layer for indexed pixel formats - Flexible blending between the layers using alpha value (pixel alpha or constant alpha) - Color keying: defining transparent color for pixel formats without alpha channel - Windowing: blending a programmable rectangular area of one layer into the other - Gamma correction - Dithering (2 bits per color component): providing softer color transitions for displays with less color depth - Multiple input pixel formats selectable per layer: - ARGB8888, RGBA8888, RGB888, RGB565, ARGB1555, ARGB4444 - AL44 (4-bit alpha + 4-bit luminance) and L8 (8-bit luminance) - RGB888 output pixel format - Master Bus Interface (MBI): 64-bit AXI interface used for pixel data transfer - Slave Bus Interface (SBI): 32-bit APB interface used for configuration Table 3-25 presents DPI interface signals and provides descriptions to their functions. ### **Table 3-25 DPI Signal Descriptions** | Signal Name | Pin Name | Туре | Description | |------------------|----------|------|------------------------------------| | DPI Data Bus A/B | | | | | CDC_D0_A | P8_0 | 0 | DPI RGB pixel data output bit B[0] | | CDC_D0_B | P11_0 | | | | CDC_D1_A | P8_1 | 0 | DPI RGB pixel data output bit B[1] | | CDC_D1_B | P11_1 | | | | CDC_D2_A | P8_2 | 0 | DPI RGB pixel data output bit B[2] | | Signal Name | Pin Name | Туре | Description | |--------------------|----------|------|----------------------------------------| | CDC_D2_B | P11_2 | | | | CDC_D3_A | P8_3 | | | | CDC_D3_B | P11_3 | 0 | DPI RGB pixel data output bit B[3] | | CDC_D4_A | P8_4 | 0 | DDI DCD sixel data autout hit D[4] | | CDC_D4_B | P11_4 | 0 | DPI RGB pixel data output bit B[4] | | CDC_D5_A | P8_5 | 0 | DDI DCD mixed data authorit bit D[T] | | CDC_D5_B | P11_5 | 0 | DPI RGB pixel data output bit B[5] | | CDC_D6_A | P8_6 | 0 | DDI DCD wivel data output hit D[C] | | CDC_D6_B | P11_6 | 0 | DPI RGB pixel data output bit B[6] | | CDC_D7_A | P8_7 | 0 | DDI DCD wivel data output hit D[7] | | CDC_D7_B | P11_7 | 0 | DPI RGB pixel data output bit B[7] | | CDC_D8_A | P9_0 | 0 | DDI BCB nivel data cutnut hit C[0] | | CDC_D8_B | P12_0 | | DPI RGB pixel data output bit G[0] | | CDC_D9_A | P9_1 | 0 | DPI RGB pixel data output bit G[1] | | CDC_D9_B | P12_1 | U | | | CDC_D10_A | P9_2 | 0 | DPI RGB pixel data output bit G[2] | | CDC_D10_B | P12_2 | U | DFI NOB pixel data output bit G[2] | | CDC_D11_A | P9_3 | 0 | DPI RGB pixel data output bit G[3] | | CDC_D11_B | P12_3 | U | DFT NOB pixel data output bit O[3] | | CDC_D12_A | P9_4 | 0 | DPI RGB pixel data output bit G[4] | | CDC_D12_B | P12_4 | U | DFT NOB pixel data output bit O[4] | | CDC_D13_A | P9_5 | 0 | DPI RGB pixel data output bit G[5] | | CDC_D13_B | P12_5 | | | | CDC_D14_A | P9_6 | 0 | DPI RGB pixel data output bit G[6] | | CDC_D14_B | P12_6 | U | S. F. N. C. Pinci data output bit o[o] | | CDC_D15_A | P9_7 | 0 | DPI RGB pixel data output bit G[7] | | CDC_D15_B | P12_7 | | Di i Nob pixel data datpat bit d[/] | | CDC_D16_A | P10_0 | 0 | DPI RGB pixel data output bit R[0] | | CDC_D16_B | P13_0 | | bir nes piner data carpat sit n[o] | | CDC_D17_A | P10_1 | О | DPI RGB pixel data output bit R[1] | | CDC_D17_B | P13_1 | | Dirings piner data datipat sit in[2] | | CDC_D18_A | P10_2 | О | DPI RGB pixel data output bit R[2] | | CDC_D18_B | P13_2 | | 5o_ po. aaia aaipacai[=] | | CDC_D19_A | P10_3 | 0 | DPI RGB pixel data output bit R[3] | | CDC_D19_B | P13_3 | | in a construction of the construction | | CDC_D20_A | P10_4 | 0 | DPI RGB pixel data output bit R[4] | | CDC_D20_B | P13_4 | | - h and a sub-section of 1 | | CDC_D21_A | P10_5 | 0 | DPI RGB pixel data output bit R[5] | | CDC_D21_B | P13_5 | | in a construction of the construction | | CDC_D22_A | P10_6 | 0 | DPI RGB pixel data output bit R[6] | | CDC_D22_B | P13_6 | | 1 | | CDC_D23_A | P10_7 | 0 | DPI RGB pixel data output bit R[7] | | CDC_D23_B | P13_7 | | - have and anything the Maria | | DPI Clock and Synd | | Г | | | CDC_DE_A | P5_4 | 0 | DPI pixel data enable | | Signal Name | Pin Name | Type | Description | |-------------|----------|------|--------------------------------| | CDC_DE_B | P0_7 | | | | CDC_PCLK_A | P5_3 | 0 | DDI nivel clock | | CDC_PCLK_B | P2_3 | | DPI pixel clock | | CDC_HSYNC_A | P5_5 | 0 | DPI horizontal synchronization | | CDC_HSYNC_B | P4_1 | 0 | | | CDC_VSYNC_A | P5_6 | 0 | DPI vertical synchronization | | CDC_VSYNC_B | P4_0 | 0 | | #### 3.19.2 DSI Overview The MIPI Display Serial Interface (DSI) facilitates the communication and data transfer to a MIPI DSI compliant display panel. The interface is realized through a MIPI DSI host controller that implements the protocol functions defined in the MIPI DSI Specification, and a MIPI D-PHY module acting as the physical layer. The device includes a single DSI implementation. The DSI supports the following main features: - Conformity to MIPI standards: - MIPI Alliance Specification for Display Serial Interface (DSI) Version 1.2—16 June 2014 - MIPI Alliance Standard for Display Pixel Interface v2.00 (DPI-2)—15 September 2005 - MIPI Alliance Specification for Stereoscopic Display Formats (SDF) v1.0—22 November 2011 - MIPI Alliance Specification for D-PHY v1.2, 01 August 2014 - PPI between the DSI host controller and the D-PHY transmitter - Up to two D-PHY TX data lanes - Up to 2.5 Gbps throughput per lane - Bidirectional communication and escape mode support through data lane 0 - End of Transmission Packet (EoTp) - ECC and checksum capabilities - Fault recovery schemes - Stereoscopic (3D) image data transmission - Video mode only - Configurable MIPI Display Pixel Interface (DPI) to system level that provides: - Data transfer in Video mode: - Real-time pixel stream - o Shut Down Peripheral and Color Mode commands - DPI interface color coding mappings into a 30-bit interface: - o 16-bit RGB - o 18-bit RGB - o 24-bit RGB - Programmable polarity of all DPI interface signals - The maximum resolution and frame rate are limited by the pixel clock and the available DSI physical link bandwidth (defined by the number of lanes and the maximum speed per lane) - Slave interface used for the transmission of generic commands - Independently programmable virtual channel ID for the DPI and slave interfaces - DPI payload FIFO with 1024 × 32-bit slots depth - Generic command FIFO with 16 × 32-bit slots depth - Generic payload FIFO with 128 × 32-bit slots depth - Generic read FIFO with 32 × 32-bit slots depth - Video mode pattern generator with the following capabilities: - Vertical and horizontal color bar generation without DPI stimuli - PHY Bit-Error Ratio (BER) pattern without DPI stimuli The DSI does not support the following features: - Command mode - VESA® Display Stream Compression (DSC) standard Table 3-26 presents MIPI DSI interface signals and provides descriptions to their functions. # **Table 3-26 MIPI DSI Signal Descriptions** | Signal Name | Pin Name | Туре | Description | |-------------|-------------|------|--------------------------------------------------------------------------| | MIPIDSI_0_P | MIPIDSI_0_P | 10 | DSI D-PHY Tx differential data lane 0 (positive) | | MIPIDSI_0_N | MIPIDSI_0_N | 10 | DSI D-PHY Tx differential data lane 0 (negative) | | MIPIDSI_1_P | MIPIDSI_1_P | 0 | DSI D-PHY Tx differential data lane 1 (positive) | | MIPIDSI_1_N | MIPIDSI_1_N | 0 | DSI D-PHY Tx differential data lane 1 (negative) | | MIPIDSI_C_P | MIPIDSI_C_P | 0 | DSI D-PHY Tx differential clock lane (positive) | | MIPIDSI_C_N | MIPIDSI_C_N | 0 | DSI D-PHY Tx differential clock lane (negative) | | MIPI_REXT | MIPI_REXT | Р | DSI D-PHY Tx external reference resistor (200 $\Omega$ , ±1%) connection | # 3.20 Analog Peripherals # 3.20.1 ADC Overview The Analog-to-Digital Converter (ADC) modules are 12-bit/24-bit, multi-input units used for analog signals conversion into digital values. The device includes two ADC12 modules and one ADC24 module. ADC12 modules support the following main features: - 12-bit Successive Approximation Register (SAR) ADC - Conversion rate of up to 1.25 MSPS - 6 external inputs and two internal inputs: - 6 external pins may be configured to 6 single-ended or 3 differential inputs - One input from the on-chip temperature sensor (TSENS) - One input from internal voltage reference ADC24 supports the following main features: - 24-bit Sigma-Delta ADC - Conversion rate of up to 16 kSPS - 4 external differential inputs # ADC12 and ADC24 common features: - Programmable gain instrumentation amplifier (up to 38 dB gain) - On-chip offset calibration and factory calibrated gain error - Widely programmable sample time - Hardware averaging option (up to 256 samples) for enhanced Signal-to-Noise Ratio (SNR) - ADC12 must use hardware averaging at all times, with a minimum of two samples per average - Flexible digital user interface: - Programmable input scan modes: - Single-shot or continuous conversions - A sequencer can be programmed to loop over a selection of inputs - Conversions can be triggered also externally by UTIMER events or QEC pins - Conversion results can be stored into sample registers and to SRAM via DMA - Hardware data shift: - 1 to 12 bits left shift - 1 to 12 bits right shift (up to 8 bits for the averaging function plus 4 bits more) - Threshold and window detection options. A comparator logic can generate interrupts when an input signal passes programmable thresholds - Designed for low power operation: - ADC sample rate is selectable via a clock divider - ADC power consumption decreases as sample rate decreases - The ADC12, ADC24, as well as other analog peripherals, are powered from a dedicated internal 1.8-V LDO For information on ADC interface signals and their descriptions, see Section 3.20.6 Analog Signals. ### 3.20.2 DAC12 Overview The Digital-to-Analog Converter (DAC12) module converts 12-bit digital values into analog voltage signals. The analog output range is between 0 V and 1.8 V in LP mode. The device includes one DAC12 module. The DAC12 module supports the following main features: - Up to 1 kHz conversion rate at 12-bit resolution - Accepts unsigned binary or two's complement signed digital data - Programmable output current up to 1.5 mA - Programmable load capacitance compensation - Internal 1.8-V voltage reference - Excellent high-frequency Power Supply Rejection Ratio (PSRR) - Maximum current output up to 1.5 mA - Software-selectable low-power (LP) or high-performance (HP) modes - HP mode handles larger resistive load at the expense of higher power consumption - LP mode handles slow sample rate and light resistive load for power savings For information on DAC interface signals and their descriptions, see Section 3.20.6 Analog Signals. #### 3.20.3 CMP Overview The High-Speed Comparator (CMP) module is a rail-to-rail, multi-input, analog comparator with programmable reference voltage and hysteresis. The device includes up to two CMP modules. Each CMP module supports the following main features: - Reference voltage from DAC6, internal Vref, or external pins - Programmable hysteresis - Windowing (gating) driven by one of four events from UTIMER and QEC - Comparator result inverter - Configurable number of taps for filtering - Interrupt generation after filtering - Response time: < 5 ns - Power supply from internal 1.8-V LDO (LDO-5) Figure 3-11 CMP Overview For information on CMP interface signals and their descriptions, see Section 3.20.6 Analog Signals. Table 3-27 presents the CMP digital outputs. **Table 3-27 CMP Signal Descriptions** | Signal Name | Pin Name | Туре | Description | |-----------------|----------|------|-------------------------------| | CMP Outputs A/B | | | | | CMP0_OUT_A | P7_3 | 0 | CMP0 comparison result output | | CMP0_OUT_B | P14_7 | | | | CMP1_OUT_A | P7_2 | 0 | CMP1 comparison result output | | CMP1_OUT_B | P14_6 | | | # 3.20.4 LPCMP Overview The Low-Power Comparator (LPCMP) module is a low power, rail-to-rail, analog comparator with selectable reference voltage and hysteresis. The device includes a single LPCMP module located in the PD0 domain. The LPCMP supports the following main features: - Up to four external pins for voltage monitoring - Voltage reference from: - Internal AON 0.8-V voltage reference or - · External VREF pins - Programmable hysteresis - Power supply from VDD\_IO\_1V8 pin - Response time: < 10 μs</li> - The LPCMP interrupt can be used as a wake-up source from STANDBY and STOP low-power modes #### **NOTE** All Low Power peripherals are single-master accessible, including LPCMP. Ensure that application software manages access to these LP peripherals such that no more than one bus master (CPU or DMA) attempts access at a time, using semaphores or similar techniques. For information on LPCMP interface signals and their descriptions, see Section 3.20.6 Analog Signals. #### 3.20.5 TSENS Overview The Temperature Sensor (TSENS) generates a voltage V<sub>TEMP</sub> that varies incrementally with silicon die's temperature. The TSENS is connected internally to input channel 6 of each ADC12 module. ADC12 can convert the sensor output voltage into a digital value. The real temperature can be translated using *temperature.h* C header file available in the Alif Ensemble CMSIS pack. The sensor provides good linearity and accuracy of better than 2.4 °C. Additional calibration can be applied to improve accuracy. ### 3.20.6 Analog Signals Table 3-28 shows how the analog signals are mapped simultaneously to functions of the analog modules. Each signal can be used by more than one module at a time. | | | F | unction by Module | | | |-------------|------------|-------------|-------------------|----------|-----------| | Signal Name | ADC12 | ADC24 | DAC | СМР | LPCMP | | ANA_S0 | ADC120_IN0 | ADC24_IN0_P | | CMP0_IN0 | | | ANA_S1 | ADC120_IN1 | ADC24_IN1_P | | CMP1_IN0 | | | ANA_S2 | ADC120_IN2 | ADC24_IN2_P | | | | | ANA_S3 | ADC120_IN3 | ADC24_IN3_P | | | | | ANA_S4 | ADC120_IN4 | ADC24_IN0_N | | CMP0_IN3 | | | ANA_S5 | ADC120_IN5 | ADC24_IN1_N | | CMP1_IN3 | | | ANA_S6 | ADC121_IN0 | ADC24_IN2_N | | CMP0_IN1 | | | ANA_S7 | ADC121_IN1 | ADC24_IN3_N | | CMP1_IN1 | | | ANA_S8 | ADC121_IN2 | | | | | | ANA_S9 | ADC121_IN3 | | | | | | ANA_S10 | ADC121_IN4 | | | | | | ANA_S11 | ADC121_IN5 | | | | | | ANA_S12 | | | | CMP0_IN2 | | | ANA_S13 | | | | CMP1_IN2 | | | ANA_S14 | | | | | | | ANA_S15 | | | | | | | ANA_S16 | | | | VRI | F_INO | | ANA_S17 | | | | VRI | F_IN1 | | ANA_S18 | | | DAC12_0_OUT | | VREF_IN2 | | ANA_S19 | | | | | | | ANA_S20 | | · | | | LPCMP_IN0 | | Signal Name | Function by Module | | | | | | | | | | |-------------|--------------------|-------|-----|-----|-----------|--|--|--|--|--| | | ADC12 | ADC24 | DAC | СМР | LPCMP | | | | | | | ANA_S21 | | | | | LPCMP_IN1 | | | | | | | ANA_S22 | | | | | LPCMP_IN2 | | | | | | | ANA_S23 | | | | | LPCMP_IN3 | | | | | | Table 3-29 presents the analog signals with the respective mapping to the analog modules and provides descriptions to their functions. **Table 3-29 Analog Signal Descriptions** | Signal Name | Pin Name | Туре | Description | |-------------|----------|------|-------------------------------------------------------------------------------------------------------| | ANA_S0 | P0_0 | А | ADC120_IN0 (ADC120 input 0) ADC24_IN0_P (ADC24 differential input 0 positive) CMP0_IN0 (CMP0 input 0) | | ANA_S1 | PO_1 | А | ADC120_IN1 (ADC120 input 1) ADC24_IN1_P (ADC24 differential input 1 positive) CMP1_IN0 (CMP1 input 0) | | ANA_S2 | P0_2 | А | ADC120_IN2 (ADC120 input 2) ADC24_IN2_P (ADC24 differential input 2 positive) | | ANA_S3 | P0_3 | А | ADC120_IN3 (ADC120 input 3) ADC24_IN3_P (ADC24 differential input 3 positive) | | ANA_S4 | P0_4 | А | ADC120_IN4 (ADC120 input 4) ADC24_IN0_N (ADC24 differential input 0 negative) CMP0_IN3 (CMP0 input 3) | | ANA_S5 | P0_5 | А | ADC120_IN5 (ADC120 input 5) ADC24_IN1_N (ADC24 differential input 1 negative) CMP1_IN3 (CMP1 input 3) | | ANA_S6 | P0_6 | А | ADC121_IN0 (ADC121 input 0) ADC24_IN2_N (ADC24 differential input 2 negative) CMP0_IN1 (CMP0 input 1) | | ANA_S7 | P0_7 | А | ADC121_IN1 (ADC121 input 1) ADC24_IN3_N (ADC24 differential input 3 negative) CMP1_IN1 (CMP1 input 1) | | ANA_S8 | P1_0 | Α | ADC121_IN2 (ADC121 input 2) | | ANA_S9 | P1_1 | А | ADC121_IN3 (ADC121 input 3) | | ANA_S10 | P1_2 | Α | ADC121_IN4 (ADC121 input 4) | | ANA_S11 | P1_3 | Α | ADC121_IN5 (ADC121 input 5) | | ANA_S12 | P1_4 | Α | CMP0_IN2 (CMP0 input 2) | | ANA_S13 | P1_5 | А | CMP1_IN2 (CMP1 input 2) | | ANA_S14 | P1_6 | А | - | | ANA_S15 | P1_7 | Α | - | | ANA_S16 | P2_0 | Α | VREF_INO (CMPO-CMP1 and LPCMP reference voltage input 0) | | ANA_S17 | P2_1 | А | VREF_IN1 (CMP0-CMP1 and LPCMP reference voltage input 1) | | ANA_S18 | P2_2 | А | DAC12_0_OUT (DAC120 output) VREF_IN2 (LPCMP reference voltage input 2) | | ANA_S19 | P2_3 | А | - | | ANA_S20 | P2_4 | Α | LPCMP_IN0 (LPCMP input 0) | | ANA_S21 | P2_5 | Α | LPCMP_IN1 (LPCMP input 1) | | Signal Name | Pin Name | Туре | Description | |-------------|----------|------|---------------------------| | ANA_S22 | P2_6 | Α | LPCMP_IN2 (LPCMP input 2) | | ANA_S23 | P2_7 | Α | LPCMP_IN3 (LPCMP input 3) | ### 3.21 Debug Infrastructure To support the debug of multiple cores running simultaneously, the device provides an extensive debug infrastructure, compliant with the Arm® Debug Interface Architecture Specification ADIv6.0. The debug features include: - JTAG debug support - Serial Wire Debug (SWD) support - External debug of SE or RTSS-HE by an off-chip debugger - Debug through power down for RTSS-HE - Debug from reset for all systems - Support for single or multi-system debug - Trace and cross trigger capabilities Table 3-30 presents JTAG interface signals and provides descriptions to their functions. **Table 3-30 JTAG Signal Descriptions** | Signal Name | Pin Name | Туре | Description | |-------------|----------|------|-----------------------------| | JTAG | | | | | JTAG_TCK | P4_4 | I | JTAG test clock input | | JTAG_TMS | P4_5 | I | JTAG test mode select input | | JTAG_TDI | P4_6 | I | JTAG test data input | | JTAG_TDO | P4_7 | 0 | JTAG test data output | #### NOTE Code execution tracing during debug stores the resulting trace data in on-chip SRAM that can be read out of the device for formatting and post-analysis. # **4 Pin Assignments** ## 4.1 Pin Location per Package Type ### 4.1.1 FBGA194 Package Pin Location Assignment Figure 4-1 presents a simplified diagram of the FBGA194 package pin locations. ### Figure 4-1 FBGA194 Pin Location Assignment Diagram | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | |---|----------------------|----------------|----------------|---------|----------------------|----------------------|--------------|-----------------|-----------------|-----------------|-----------------|------------------|-------------------|---------------|--------------|---------|--------------|-----------------------|-----------------------| | A | VDD_<br>PLL_0V8 | VDD_SX_<br>0V8 | HFXO_N | HFXO_P | VDD_IO_<br>1V8 | GPIO3_1 | GPIO8_3 | GPIO7_3 | GPIO6_7 | GPIO12_<br>5 | GPIO6_2 | GPIO6_0 | SEUART_<br>TX | SEUART_<br>RX | GPIO13_<br>7 | GPIO5_0 | GPIO13_<br>5 | GPIO4_6 | GPIO4_5 | | В | N.C. | VSS | GPI07_1 | GPIO8_4 | VDD_<br>CORE_<br>0V8 | GPIO3_0 | GPIO8_0 | GPIO7_0 | GPIO14_<br>0 | GPIO6_3 | GPI05_7 | GPIO5_6 | GPIO5_3 | GPIO5_1 | GPIO13_<br>6 | GPIO4_7 | GPIO4_4 | GPIO4_3 | GPIO4_1 | | С | N.C. | GPIO8_1 | GPIO8_2 | | | | | | | | | | | | | | | VSS | GPIO4_2 | | D | GPIO7_2 | GPIO12_<br>7 | | | | | | | | | | | | | | | | GPIO12_ | VDD_IO_<br>1V8 | | E | VDD_<br>CORE_<br>0V8 | GPIO3_2 | | | GPIO12_<br>6 | GPIO6_6 | GPIO6_5 | GPIO6_4 | GPIO6_1 | GPIO5_5 | GPIO5_4 | GPIO5_2 | GPIO13_<br>3 | GPIO13_<br>4 | GPIO12_<br>2 | | | GPIO12_ | VDD_<br>CORE_<br>OV8 | | F | GPIO3_5 | GPIO3_4 | | | GPIO12_<br>4 | | | | | | | | | | GPIO13_<br>2 | | | GPIO4_0 | GPIO12_<br>0 | | G | GPIO14_<br>2 | GPIO3_3 | | | GPIO9_2 | | | | | | | | | | GPIO13_<br>1 | | | GPIO13_<br>0 | GPIO2_4 | | Н | GPIO8_5 | GPIO14_<br>1 | | | GPIO9_3 | | | | | | | | | | GPIO2_3 | | | GPIO2_6 | GPIO2_5 | | J | GPIO8_7 | GPIO8_6 | | | GPIO9_4 | | | N.C. | GPIO11_<br>5 | VSS | RESERVED | NSRST | | | GPIO2_2 | | | GPIO1_7 | GPIO2_7 | | к | GPIO9_1 | GPIO9_0 | | | GPIO9_6 | | | GPIO11_<br>4 | VSS | VSS | VSS | GPIO14_<br>6 | | | GPIO1_3 | | | GPIO2_1 | GPIO2_0 | | L | GPIO9_5 | VSS | | | GPIO9_7 | | | GPIO3_7 | GPIO11_<br>7 | VSS | GPIO14_5 | GPIO14_<br>7 | | | GPIO1_2 | | | GPIO1_5 | GPIO1_6 | | М | GPIO10_<br>1 | GPIO10_<br>0 | | | GPIO10_<br>4 | | | | | | | | | | GPIO1_1 | | | N.C. | GPIO1_4 | | N | GPIO10_<br>2 | GPIO10_<br>3 | | | GPIO10_<br>5 | | | | | | | | | | GPIO0_5 | | | VREF_P | VREG_<br>MIPI_<br>1V8 | | P | GPIO10_<br>7 | GPIO11_<br>0 | | | GPIO10_<br>6 | | | | | | | | | | GPIO0_6 | | | VSS_ANA | VDD_<br>MAIN | | R | GPIO11_<br>1 | GPIO11_<br>2 | | | GPIO11_<br>3 | GPIO11_<br>6 | GPIO14_<br>3 | GPIO14_<br>4 | USB_IO_<br>ID | GPIOO_4 | GPIOO_3 | GPIOO_2 | GPI00_1 | GPIO1_0 | GPI00_7 | | | VDD_<br>BUCK | GPIO0_0 | | т | GPIO7_4 | GPIO7_5 | | | | | | | | | | | | | | | | VDD_<br>BATT | VSW | | U | GPIO7_7 | GPIOV_2 | GPIO7_6 | | | | | | | | | | | | | | VREG_<br>AON | POR_N | VREG_<br>DIG_1V8 | | v | GPIOV_3 | GPIOV_0 | GPIOV_4 | GPIOV_6 | GPIO3_6 | VDD_<br>CORE_<br>0V8 | USB_DM | USB_<br>REXT | MIPIDSI_<br>1_N | MIPIDSI_<br>C_N | MIPIDSI_<br>0_N | VSS | MIPI_<br>REXT | N.C. | N.C. | N.C. | LFXO_N | VREG_<br>AUX_<br>1V8 | VSS_<br>BUCK | | w | VDD_IO_<br>FLEX | GPIOV_1 | VDD_IO_<br>1V8 | GPIOV_5 | GPIOV_7 | USB_<br>VBUS | USB_DP | VDD_<br>USB_3V3 | MIPIDSI_<br>1_P | MIPIDSI_<br>C_P | MIPIDSI_<br>0_P | VDD_<br>MIPI_1V8 | VREG_<br>MIPI_0V8 | N.C. | N.C. | N.C. | LFXO_P | VREG_<br>CORE_<br>0V8 | VREG_<br>LP_1V8 | For detailed information about package outlines, thermal characteristics, and markings, see Section 6.2.1 FBGA194 Package Information. ### 4.2 Pin Function Options by Location Table 4-1 describes the pin functions available as multiplexed on each pin. #### **CAUTION** A peripheral I/O signal can be routed to up to four different pins. In such cases, a suffix \_A, \_B, \_C, or \_D is added to the signal name for differentiation. A group of signals with the same suffix is also known as Pin Set or Pin Group. There are no restrictions on the combination of signals from different pin groups (A, B, C, or D). However, it is user's responsibility to make sure that each peripheral I/O signal is routed to only one pin at a time through the pin multiplexing options. Additionally, for some peripherals there are recommendations on the pin multiplexing options to use, which are described below. The following pin multiplexing options are recommended: - For OSPI, the OSPIO\_D[0-7]\_B data bus signals are recommended to be used for 100 MHz operation. OSPIO\_D[0-7]\_A and OSPIO\_D[0-7]\_C data bus signals are recommended to be used for 50 MHz operation. - For SDMMC, the SD\_\*\_C signals are recommended to be used for 50 MHz operation. SD\_\*\_A, SD\_\*\_B, and SD\_\*\_D signals are recommended to be used for 25 MHz operation. - For LPCAM\_PCLK and LPCAM\_XVCLK signals, recommended to be used are LPCAM\_PCLK\_A and LPCAM\_XVCLK\_A pin multiplexing options. **Table 4-1 Pin Function Options by Location** | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type<br>(4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|-----------------|----------------------------|----------------------------|------------------|----------------| | | | GPIO0_0 | 10 | 0 | | LVCMOS<br>ANALOG | VDD_IO_1V8 | | | | OSPIO_DO_A | 10 | 1 | | | | | | | UARTO_RX_A | I | 2 | | | | | P0_0 | R19 | I3C_SDA_A | 10 | 3 | P0_0 | | | | | | UTO_TO_A | 10 | 4 | | | | | | | LPCAM_HSYNC_B | I | 5 | | | | | | | ANA_S0 | Α | 7 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|------------------|----------------| | | | GPI00_1 | 10 | 0 | | | | | | | OSPIO_D1_A | IO | 1 | | | | | | | UARTO_TX_A | 0 | 2 | | | VDD_IO_1V8 | | P0_1 | R13 | I3C_SCL_A | IO | 3 | P0_1 | LVCMOS<br>ANALOG | | | | | UT0_T1_A | IO | 4 | | ANALOG | | | | | LPCAM_VSYNC_B | 1 | 5 | | | | | | | ANA_S1 | А | 7 | | | | | | | GPIO0_2 | IO | 0 | | | | | | | OSPIO_D2_A | IO | 1 | | LVCMOS<br>ANALOG | VDD_IO_1V8 | | | | UARTO_CTS_A | 1 | 2 | | | | | P0_2 | R12 | I2CO_SDA_A | IO | 3 | PO 2 | | | | | | UT1_T0_A | IO | 4 | | | | | | | LPCAM_PCLK_B | I | 5 | | | | | | | ANA_S2 | А | 7 | | | | | | | GPIO0_3 | IO | 0 | | LVCMOS | VDD_IO_1V8 | | | | OSPIO_D3_A | IO | 1 | | | | | | | UARTO_RTS_A | 0 | 2 | | | | | P0_3 | R11 | I2CO_SCL_A | 10 | 3 | P0_3 | | | | | | UT1_T1_A | IO | 4 | | ANALOG | | | | | LPCAM_XVCLK_B | 0 | 5 | | | | | | | ANA_S3 | А | 7 | | | | | | | GPIO0_4 | IO | 0 | | | | | | | OSPIO_D4_A | IO | 1 | | | | | | | UART1_RX_A | ı | 2 | — P() Δ | | | | DO 4 | D10 | PDM_D0_A | 1 | 3 | | LVCMOS | VDD 10 4V0 | | P0_4 | R10 | I2C1_SDA_A | IO | 4 | | ANALOG | VDD_IO_1V8 | | | | UT2_T0_A | IO | 5 | | | | | | | CAN_RXD_B | 1 | 6 | | | | | | | ANA_S4 | А | 7 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|------------------|----------------| | | | GPI00_5 | IO | 0 | | | | | | | OSPIO_D5_A | IO | 1 | | | | | | | UART1_TX_A | 0 | 2 | | | | | DO E | N15 | PDM_CO_A | 0 | 3 | P0_5 | LVCMOS<br>ANALOG | VDD 10 1V9 | | P0_5 | INTO | I2C1_SCL_A | IO | 4 | | | VDD_IO_1V8 | | | | UT2_T1_A | IO | 5 | | | | | | | CAN_TXD_B | 0 | 6 | | | | | | | ANA_S5 | А | 7 | | | | | | | GPIO0_6 | IO | 0 | | | | | | | OSPIO_D6_A | IO | 1 | | LVCMOS | | | | | UART1_CTS_A | 1 | 2 | | | | | DO 6 | P15 | PDM_D1_A | 1 | 3 | → PO 6 | | VDD 10 41/0 | | P0_6 | | I2C2_SCL_A | 10 | 4 | | ANALOG | VDD_IO_1V8 | | | | UT3_T0_A | 10 | 5 | | | | | | | CAN_STBY_B | 0 | 6 | | | | | | | ANA_S6 | Α | 7 | | | | | | | GPIO0_7 | 10 | 0 | | | | | | | OSPIO_D7_A | 10 | 1 | | | | | | | UART1_RTS_A | 0 | 2 | | | | | | 245 | PDM_C1_A | 0 | 3 | | LVCMOS | | | P0_7 | R15 | I2C2_SDA_A | 10 | 4 | P0_7 | ANALOG | VDD_IO_1V8 | | | | UT3_T1_A | 10 | 5 | | | | | | | CDC_DE_B | 0 | 6 | | | | | | | ANA_S7 | А | 7 | | | | | | | GPIO1_0 | Ю | 0 | | | | | | | UART2_RX_A | I | 1 | D1 () | | | | | | SPIO_MISO_A | Ю | 2 | | | | | P1_0 | R14 | I2C3_SDA_A | Ю | 3 | | LVCMOS | VDD_IO_1V8 | | | | UT4_T0_A | Ю | 4 | | ANALOG | | | | | LPCAM_HSYNC_C | I | 5 | | | | | | | ANA_S8 | Α | 7 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|------------------|----------------| | | | GPIO1_1 | IO | 0 | | | | | | | UART2_TX_A | 0 | 1 | | | | | | | SPI0_MOSI_A | IO | 2 | | LVCMOS<br>ANALOG | VDD_IO_1V8 | | P1_1 | M15 | I2C3_SCL_A | IO | 3 | P1_1 | | | | | | UT4_T1_A | IO | 4 | | ANALOG | | | | | LPCAM_VSYNC_C | 1 | 5 | | | | | | | ANA_S9 | А | 7 | | | | | | | GPIO1_2 | IO | 0 | | | VDD_IO_1V8 | | | | UART3_RX_A | I | 1 | D1 7 | LVCMOS<br>ANALOG | | | | | SPIO_SCLK_A | IO | 2 | | | | | P1_2 | L15 | I3C_SDA_B | IO | 3 | | | | | | | UT5_T0_A | IO | 4 | | ANALOG | | | | | LPCAM_PCLK_C | 1 | 5 | | | | | | | ANA_S10 | А | 7 | | | | | | | GPIO1_3 | IO | 0 | | | | | | | UART3_TX_A | 0 | 1 | | | | | | | SPIO_SSO_A | IO | 2 | | | | | P1_3 | K15 | I3C_SCL_B | IO | 3 | P1_3 | LVCMOS<br>ANALOG | VDD_IO_1V8 | | | | UT5_T1_A | IO | 4 | | ANALOG | | | | | LPCAM_XVCLK_C | 0 | 5 | | | | | | | ANA_S11 | А | 7 | | | | | | | GPIO1_4 | IO | 0 | | | | | | | OSPIO_SSO_A | 0 | 1 | P1 Δ | | | | | | UARTO_RX_B | 1 | 2 | | LVCMOS | | | P1_4 | M19 | SPIO_SS1_A | 0 | 3 | | LVCMOS | VDD_IO_1V8 | | | | UT6_T0_A | IO | 4 | | ANALOG | | | | | LPCAM_DO_C | 1 | 5 | | | | | | | ANA_S12 | А | 7 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|------------------|----------------| | | | GPIO1_5 | IO | 0 | | | | | | | OSPIO_SS1_A | 0 | 1 | | | VDD_IO_1V8 | | | | UARTO_TX_B | 0 | 2 | | LVCMOS<br>ANALOG | | | P1_5 | L18 | SPIO_SS2_A | 0 | 3 | P1_5 | | | | | | UT6_T1_A | IO | 4 | | ANALOG | | | | | LPCAM_D1_C | I | 5 | | | | | | | ANA_S13 | А | 7 | | | | | | | GPIO1_6 | IO | 0 | | | VDD_IO_1V8 | | | | OSPIO_RXDS_B | IO | 1 | | LVCMOS<br>ANALOG | | | P1_6 | L19 | UART1_RX_B | I | 2 | P1 6 | | | | | | I2SO_SDI_A | I | 3 | | | | | | | UT7_T0_A | IO | 4 | | ANALOG | | | | | LPCAM_D2_C | I | 5 | | | | | | | ANA_S14 | А | 7 | | | | | | | GPIO1_7 | IO | 0 | | | | | | | OSPIO_SCLK_A | 0 | 1 | | | | | | | UART1_TX_B | 0 | 2 | | | | | P1_7 | J18 | 12S0_SDO_A | 0 | 3 | P1_7 | LVCMOS<br>ANALOG | VDD_IO_1V8 | | | | UT7_T1_A | IO | 4 | | ANALOG | | | | | LPCAM_D3_C | I | 5 | | | | | | | ANA_S15 | А | 7 | | | | | | | GPIO2_0 | Ю | 0 | | | | | | | OSPIO_DO_B | IO | 1 | ⊣ P2 () | | | | D2 0 | K19 | UART2_RX_B | I | 2 | | LVCMOS | VDD 10 1V8 | | P2_0 | VIA | LPPDM_D0_A | I | 3 | | ANALOG | VDD_IO_1V8 | | | | LPCAM_D4_C | I | 5 | | | | | | | ANA_S16 | А | 7 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|------------------|-----------------------| | | | GPIO2_1 | 10 | 0 | | | | | | | OSPIO_D1_B | 10 | 1 | | | | | D2 1 | K18 | UART2_TX_B | 0 | 2 | D2 1 | LVCMOS | VDD 10 1V8 | | P2_1 | KIO | LPPDM_CO_A | 0 | 3 | P2_1 | ANALOG | VDD_IO_1V8 | | | | LPCAM_D5_C | 1 | 5 | | | | | | | ANA_S17 | Α | 7 | | | | | | | GPIO2_2 | 10 | 0 | | LVCMOS | | | | | OSPIO_D2_B | 10 | 1 | | | | | P2_2 | 2 2 J15 | UART3_RX_B | I | 2 | D2 2 | | VDD 10 1V8 | | P2_2 J15 | LPPDM_D1_A | I | 3 | P2_2 | ANALOG | VDD_IO_1V8 | | | | LPCAM_D6_C | I | 5 | | | | | | | | ANA_S18 | Α | 7 | | | | | | | GPIO2_3 | 10 | 0 | P2_3 | LVCMOS<br>ANALOG | VDD_IO_1V8 | | | | OSPIO_D3_B | 10 | 1 | | | | | | H15 | UART3_TX_B | 0 | 2 | | | | | P2_3 | | LPPDM_C1_A | 0 | 3 | | | | | | | LPCAM_D7_C | I | 5 | | | | | | | CDC_PCLK_B | 0 | 6 | | | | | | | ANA_S19 | Α | 7 | | | | | | | GPIO2_4 | 10 | 0 | | | | | | | OSPIO_D4_B | 10 | 1 | | | | | D2 4 | G19 | LPI2S_SDI_A | I | 2 | D2 4 | LVCMOS | VDD 10 1V8 | | P2_4 | G19 | SPI1_MISO_A | 10 | 3 | P2_4 | ANALOG | VDD_IO_1V8 | | | | LPCAM_D0_B | I | 5 | | | | | | | ANA_S20 | Α | 7 | | | | | | | GPIO2_5 | 10 | 0 | | | | | | | OSPIO_D5_B | 10 | 1 | | | | | חס ב | H19 | LPI2S_SDO_A | 0 | 2 | חס ב | LVCMOS | VDD 10 1\(\text{10}\) | | P2_5 | птэ | SPI1_MOSI_A | 10 | 3 | P2_5 | ANALOG | I VDD IO 1V8 | | | | LPCAM_D1_B | 1 | 5 | | | | | | | ANA_S21 | Α | 7 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|------------------|----------------| | | | GPIO2_6 | 10 | 0 | | | | | | | OSPIO_D6_B | IO | 1 | | | | | D2 6 | H18 | LPI2S_SCLK_A | 0 | 2 | D2 C | LVCMOS | VDD 10 1V9 | | P2_6 | што | SPI1_SCLK_A | IO | 3 | P2_6 | ANALOG | VDD_IO_1V8 | | | | LPCAM_D2_B | 1 | 5 | | | | | | | ANA_S22 | Α | 7 | | | | | | | GPIO2_7 | 10 | 0 | | | | | | | OSPIO_D7_B | IO | 1 | P2_7 | LVCMOS<br>ANALOG | | | D2 7 | P2_7 J19 | LPI2S_WS_A | 0 | 2 | | | VDD 10 1V8 | | PZ_/ | 119 | SPI1_SSO_A | IO | 3 | | | VDD_IO_1V8 | | | | LPCAM_D3_B | I | 5 | | | | | | | ANA_S23 | Α | 7 | | | | | | | GPIO3_0 | IO | 0 | | | VDD_IO_1V8 | | | | OSPIO_SCLK_B | 0 | 1 | | LVCMOS | | | | | UART4_RX_A | I | 2 | | | | | P3_0 | В6 | PDM_D0_B | I | 3 | P3_0 | | | | | | I2SO_SCLK_A | 0 | 4 | | | | | | | QEC0_X_A | I | 5 | | | | | | | LPCAM_D4_B | I | 6 | | | | | | | GPIO3_1 | IO | 0 | | | | | | | OSPIO_SCLKN_B | 0 | 1 | | | | | | | UART4_TX_A | 0 | 2 | | | | | P3_1 | A6 | PDM_CO_B | 0 | 3 | P3_1 | LVCMOS | VDD_IO_1V8 | | | | 12S0_WS_A | 0 | 4 | | | | | | | QECO_Y_A | 1 | 5 | | | | | | | LPCAM_D5_B | 1 | 6 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|-----------------|----------------| | | | GPIO3_2 | IO | 0 | | | | | | | OSPIO_SSO_B | 0 | 1 | | | | | | | PDM_D1_B | 1 | 2 | | | | | P3_2 | E2 | I2S1_SDI_A | 1 | 3 | P3_2 | LVCMOS | VDD_IO_1V8 | | | | I3C_SDA_C | IO | 4 | | | | | | | QECO_Z_A | I | 5 | | | | | | | LPCAM_D6_B | 1 | 6 | | | | | | GPIO3_3 | IO | 0 | | | | | | | OSPIO_SS1_B | 0 | 1 | | | | | | | PDM_C1_B | 0 | 2 | | | | | | P3_3 | G2 | I2S1_SDO_A | 0 | 3 | P3_3 | LVCMOS | VDD_IO_1V8 | | | | I3C_SCL_C | IO | 4 | | | | | | | QEC1_X_A | 1 | 5 | | | | | | | LPCAM_D7_B | 1 | 6 | | | | | | | GPIO3_4 | IO | 0 | | | VDD_IO_1V8 | | | | OSPIO_RXDS_A | IO | 1 | | | | | | | UART5_RX_A | I | 2 | | | | | P3_4 | F2 | LPPDM_CO_B | 0 | 3 | P3_4 | LVCMOS | | | | | I2S1_SCLK_A | 0 | 4 | | | | | | | I2CO_SCL_B | IO | 5 | | | | | | | QEC1_Y_A | I | 6 | | | | | | | GPIO3_5 | IO | 0 | | | | | | | OSPIO_SCLKN_A | 0 | 1 | | | | | | | UART5_TX_A | 0 | 2 | | | | | P3_5 F1 | F1 | LPPDM_DO_B | 1 | 3 | P3_5 | LVCMOS | VDD_IO_1V8 | | | | SPIO_SS1_B | 0 | 4 | | | VDD_IO_1V8 | | | | I2C0_SDA_B | IO | 5 | | | | | | | QEC1_Z_A | 1 | 6 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|-----------------|----------------| | | | GPIO3_6 | 10 | 0 | | | | | | | LPUART_CTS_B | 1 | 2 | | | | | D2 6 | V5 | LPPDM_C1_B | 0 | 3 | D2 6 | LVCMOS | VDD 10 1V9 | | P3_6 | VS | SPIO_SS2_B | 0 | 4 | P3_6 | LVCIVIOS | VDD_IO_1V8 | | | | I2C1_SDA_B | Ю | 5 | | | | | | | QEC2_X_A | I | 6 | | | | | | | GPIO3_7 | Ю | 0 | | | | | P3_7 L8 | LPUART_RTS_B | 0 | 2 | | LVCMOS | VDD_IO_1V8 | | | | LPPDM_D1_B | 1 | 3 | P3_7 | | | | | | SPI1_SS1_A | 0 | 4 | | | | | | | | I2C1_SCL_B | IO | 5 | | | | | | | QEC2_Y_A | I | 6 | | | | | | | GPIO4_0 | IO | 0 | P4_0 | LVCMOS | | | | | I2S1_WS_A | 0 | 3 | | | | | P4_0 | F18 | SPI1_SS2_A | 0 | 4 | | | VDD_IO_1V8 | | | | QEC2_Z_A | I | 5 | | | | | | | CDC_VSYNC_B | 0 | 6 | | | | | | | GPIO4_1 | 10 | 0 | | | | | | | I2SO_SDI_B | I | 2 | | | | | 54.4 | D4.0 | SPI1_SS3_A | 0 | 3 | | 11/101/100 | VDD 10 41/0 | | P4_1 | B19 | QEC3_X_A | I | 4 | P4_1 | LVCMOS | VDD_IO_1V8 | | | | SD_CLK_D | 0 | 5 | | | | | | | CDC_HSYNC_B | 0 | 6 | | | | | | | GPIO4_2 | 10 | | | | | | | | 12S0_SDO_B | 0 | 3 | | | | | P4_2 | C19 | SPI2_MISO_A | IO | 4 | P4_2 | LVCMOS | VDD_IO_1V8 | | | | QEC3_Y_A | 1 | 5 | | | VDD_IO_1V8 | | | | SD_CMD_D | Ю | 6 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-------------------------|--------------|----------------------------|----------------------------|-----------------|----------------| | | | GPIO4_3 | IO | 0 | | | | | | | I2SO_SCLK_B | 0 | 3 | | | | | P4_3 | B18 | SPI2_MOSI_A | IO | 4 | P4_3 | LVCMOS | VDD_IO_1V8 | | | | QEC3_Z_A | 1 | 5 | | | | | | | SD_RST_D | 0 | 6 | | | | | | | GPIO4_4 | IO | 0 | | | | | P4_4 B17 | JTAG_TCK <sup>(a)</sup> | 1 | 1 | | | | | | | B17 | 12S0_WS_B | 0 | 2 | P4_4 | LVCMOS | VDD_IO_1V8 | | | | SPI2_SCLK_A | IO | 3 | | | | | | | FAULTO_A | 1 | 4 | | | | | | | GPIO4_5 | IO | 0 | | | | | D4 F | 440 | JTAG_TMS <sup>(a)</sup> | 1 | 1 | P4_5 | LVCMOS | VDD_IO_1V8 | | P4_5 | A19 | SPI2_SSO_A | IO | 2 | | | | | | | FAULT1_A | I | 3 | | | | | | | GPIO4_6 | IO | 0 | P4_6 | LVCMOS | VDD_IO_1V8 | | D4 6 | 440 | JTAG_TDI <sup>(a)</sup> | 1 | 1 | | | | | P4_6 | A18 | SPI2_SS1_A | 0 | 2 | | | | | | | FAULT2_A | 1 | 3 | | | | | | | GPIO4_7 | IO | 0 | | | | | 54.7 | D4.6 | JTAG_TDO <sup>(a)</sup> | 0 | 1 | | | VDD 10 41/0 | | P4_7 | B16 | SPI2_SS2_A | 0 | 2 | P4_7 | LVCMOS | VDD_IO_1V8 | | | | FAULT3_A | I | 3 | | | | | | | GPIO5_0 | IO | 0 | | | | | | | UART4_RX_C | 1 | 2 | | | | | P5_0 A | | PDM_D2_A | 1 | 3 | | | | | | A16 | SPI0_MISO_B | IO | 4 | P5_0 | LVCMOS | VDD_IO_1V8 | | | | I2C2_SDA_B | IO | 5 | | | | | | | UT0_T0_B | IO | 6 | | | | | | | SD_D0_A | Ю | 7 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|-----------------|----------------| | | | GPIO5_1 | IO | 0 | | | | | | | UART4_TX_C | 0 | 2 | | | | | | | PDM_D3_A | 1 | 3 | | | | | P5_1 | B14 | SPI0_MOSI_B | IO | 4 | P5_1 | LVCMOS | VDD_IO_1V8 | | | | I2C2_SCL_B | IO | 5 | | | | | | | UT0_T1_B | IO | 6 | | | | | | | SD_D1_A | IO | 7 | | | | | | GPIO5_2 | IO | 0 | | | | | | | UART5_RX_C | 1 | 2 | | | | | | | | PDM_C3_A | 0 | 3 | P5_2 | | VDD_IO_1V8 | | P5_2 | E12 | SPI0_SS0_B | IO | 4 | | LVCMOS | | | | | LPI2C_SCL_B | 1 | 5 | | | | | | | UT1_T0_B | IO | 6 | | | | | | | SD_D2_A | IO | 7 | | | | | | | GPIO5_3 | IO | 0 | | | | | | | UART5_TX_C | 0 | 2 | | | | | | | SPIO_SCLK_B | IO | 3 | | | | | P5_3 | B13 | LPI2C_SDA_B | IO | 4 | P5_3 | LVCMOS | VDD_IO_1V8 | | | | UT1_T1_B | IO | 5 | | | | | | | SD_D3_A | IO | 6 | | | | | | | CDC_PCLK_A | 0 | 7 | | | | | | | GPIO5_4 | IO | 0 | | | | | | | UART3_CTS_A | 1 | 2 | | | | | P5_4 E1 | | PDM_D2_B | 1 | 3 | | | | | | E11 | SPI0_SS3_A | 0 | 4 | P5_4 | LVCMOS | VDD_IO_1V8 | | | | UT2_T0_B | IO | 5 | | | | | | | SD_D4_A | IO | 6 | | | | | | | CDC_DE_A | 0 | 7 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|-----------------|----------------| | | | GPIO5_5 | IO | 0 | | | | | | | UART3_RTS_A | 0 | 2 | | | | | DE E | E10 | PDM_D3_B | 1 | 3 | חר ר | LVCMOS | VDD 10 1V9 | | P5_5 | E10 | UT2_T1_B | IO | 4 | P5_5 | LVCMOS | VDD_IO_1V8 | | | | SD_D5_A | IO | 5 | | | | | | | CDC_HSYNC_A | 0 | 7 | | | | | | | GPIO5_6 | IO | 0 | | LVCNACS | | | | | UART1_CTS_B | 1 | 2 | | | | | DE C | D12 | I2C2_SCL_C | IO | 3 | P5_6 | | VDD 10 11/0 | | P5_6 | B12 | UT3_T0_B | IO | 4 | | LVCMOS | VDD_IO_1V8 | | | SD_D6_A | IO | 5 | | | | | | | | CDC_VSYNC_A | 0 | 7 | | | | | | | GPIO5_7 | IO | 0 | P5_7 | LVCMOS | | | | | UART1_RTS_B | 0 | 2 | | | | | P5_7 | B11 | I2C2_SDA_C | IO | 3 | | | VDD_IO_1V8 | | | | UT3_T1_B | IO | 4 | | | | | | | SD_D7_A | IO | 5 | | | | | | | GPIO6_0 | IO | 0 | | | | | | | OSPIO_DO_C | IO | 1 | | | | | DC 0 | 442 | UART4_DE_A | 0 | 2 | DC 0 | LVCMOS | VDD 10 4V0 | | P6_0 | A12 | PDM_D0_C | 1 | 3 | P6_0 | LVCMOS | VDD_IO_1V8 | | | | UT4_T0_B | IO | 4 | | | | | | | SD_D0_D | 10 | 5 | | | | | | | GPIO6_1 | 10 | 0 | | | | | | | OSPIO_D1_C | 10 | 1 | | | | | DC 4 | 50 | UART5_DE_A | 0 | 2 | DC 4 | LVCMOS | VDD 10 41/0 | | P6_1 | E9 | PDM_CO_C | 0 | 3 | P6_1 | LVCMOS | VDD_IO_1V8 | | | | UT4_T1_B | IO | 4 | | | | | | | SD_D1_D | IO | 5 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|-----------------|----------------| | | | GPIO6_2 | IO | 0 | | | | | | | OSPIO_D2_C | IO | 1 | | | | | D6 2 | A11 | UART2_CTS_A | 1 | 2 | D6 2 | LVCMOS | VDD 10 1\/9 | | P6_2 | AII | PDM_D1_C | 1 | 4 | P6_2 | LVCIVIOS | VDD_IO_1V8 | | | | UT5_T0_B | IO | 5 | | | | | | | SD_D2_D | IO | 6 | | | | | | | GPIO6_3 | IO | 0 | | | | | | | OSPIO_D3_C | IO | 1 | | LVCNAOS | | | DC 2 | B10 | UART2_RTS_A | 0 | 2 | P6_3 | | VDD 10 1V9 | | P6_3 | B10 | PDM_C1_C | 0 | 4 | | LVCMOS | VDD_IO_1V8 | | | UT5_T1_B | IO | 5 | | | | | | | | SD_D3_D | IO | 6 | | | | | | | GPIO6_4 | IO | 0 | P6_4 | LVCMOS | VDD_IO_1V8 | | | F0 | OSPIO_D4_C | 10 | 1 | | | | | DC 4 | | UART2_CTS_B | 1 | 2 | | | | | P6_4 | E8 | SPI1_SSO_B | IO | 4 | | | | | | | UT6_T0_B | IO | 5 | | | | | | | SD_D4_D | IO | 6 | | | | | | | GPIO6_5 | IO | 0 | | | | | | | OSPIO_D5_C | IO | 1 | | | | | DC F | 57 | UART2_RTS_B | 0 | 2 | DC F | LVCMOS | VDD 10 4V0 | | P6_5 | E7 | SPI1_SS1_B | 0 | 4 | P6_5 | LVCMOS | VDD_IO_1V8 | | | | UT6_T1_B | IO | 5 | | | | | | | SD_D5_D | IO | 6 | | | | | | | GPIO6_6 | IO | 0 | | | | | | | OSPIO_D6_C | IO | 1 | | | | | DC C | FC | UARTO_CTS_B | 1 | 2 | DC C | LVCMOS | VDD 10 11/0 | | P6_6 | E6 | SPI1_SS2_B | 0 | 4 | P6_6 | LVCMOS | VDD_IO_1V8 | | | | UT7_T0_B | IO | 5 | | | | | | | SD_D6_D | IO | 6 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|-----------------|----------------| | | | GPIO6_7 | IO | 0 | | | | | | | OSPIO_D7_C | 10 | 1 | | | | | | | UARTO_RTS_B | 0 | 2 | | | | | P6_7 | A9 | PDM_C2_A | 0 | 3 | P6_7 | LVCMOS | VDD_IO_1V8 | | | | SPI1_SS3_B | 0 | 4 | | | | | | | UT7_T1_B | IO | 5 | | | | | | SD_D7_D | 10 | 6 | | | | | | | | GPIO7_0 | IO | 0 | | | | | | | SPI0_MISO_C | IO | 3 | | LVCMOS | VDD_IO_1V8 | | P7_0 | B8 | I2C0_SDA_C | 10 | 4 | P7_0 | | | | | SD_CMD_A | IO | 6 | | | | | | | | CAN_RXD_A | 1 | 7 | | | | | | | GPIO7_1 | IO | 0 | P7_1 | | | | | | SPI0_MOSI_C | IO | 3 | | | | | P7_1 | B3 | I2CO_SCL_C | IO | 4 | | LVCMOS | VDD_IO_1V8 | | | | SD_CLK_A | 0 | 6 | | | | | | | CAN_TXD_A | 0 | 7 | | | | | | | GPIO7_2 | 10 | 0 | | | | | | | UART3_CTS_B | 1 | 2 | | | | | D7 2 | D1 | CMP1_OUT_A | 0 | 3 | 07.2 | LVCMOC | VDD 10 1V0 | | P7_2 | D1 | SPIO_SCLK_C | 10 | 4 | P7_2 | LVCMOS | VDD_IO_1V8 | | | | I2C1_SDA_C | 10 | 5 | | | | | | | SD_RST_A | 0 | 7 | | | | | | | GPIO7_3 | IO | 0 | | | | | | | UART3_RTS_B | 0 | 2 | | | | | D7 2 | 40 | CMP0_OUT_A | 0 | 3 | D7 2 | LVCMOS | VDD 10 1V0 | | P7_3 | A8 | SPI0_SS0_C | IO | 4 | P7_3 | LVCMOS | VDD_IO_1V8 | | | | I2C1_SCL_C | IO | 5 | | | | | | | CAN_STBY_A | 0 | 7 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|------------------------|----------------| | | | GPIO7_4 | 10 | 0 | | | | | | | LPUART_CTS_A | I | 2 | | Dual Valtage | | | P7_4 | T1 | LPPDM_C2_A | 0 | 3 | P7_4 | Dual Voltage<br>LVCMOS | VDD_IO_FLEX | | | | LPSPI_MISO_A | 10 | 4 | | LVCIVIOS | | | | | LPI2C_SCL_A | I | 5 | | | | | | | GPIO7_5 | 10 | 0 | | | | | | | LPUART_RTS_A | 0 | 2 | P7_5 | | | | P7_5 | T2 | LPPDM_D2_A | I | 4 | | Dual Voltage | VDD_IO_FLEX | | | LPSPI_MOSI_A | 10 | 5 | | LVCMOS | | | | | LPI2C_SDA_A | 10 | 6 | | | | | | | | GPIO7_6 | 10 | 0 | | | | | | | LPUART_RX_A | I | 2 | 1 P / h | Decal Walter and | VDD_IO_FLEX | | P7_6 | U3 | LPPDM_C3_A | 0 | 4 | | Dual Voltage<br>LVCMOS | | | | | LPSPI_SCLK_A | 10 | 5 | | | | | | | I3C_SDA_D | 10 | 6 | | | | | | | GPIO7_7 | 10 | 0 | P7_7 | Dual Voltage<br>LVCMOS | | | | | LPUART_TX_A | 0 | 2 | | | | | P7_7 | U1 | LPPDM_D3_A | 1 | 4 | | | VDD_IO_FLEX | | | | LPSPI_SS_A | 10 | 5 | | LVCIVIOS | | | | | I3C_SCL_D | 10 | 6 | | | | | | | GPIO8_0 | 10 | 0 | | | | | | | AUDIO_CLK_A | 1 | 2 | | | | | <b>DO</b> 0 | 0.7 | FAULTO_B | 1 | 3 | | 11161466 | VDD 10 41/0 | | P8_0 | B7 | LPCAM_DO_A | 1 | 4 | P8_0 | LVCMOS | VDD_IO_1V8 | | | | SD_D0_C | 10 | 5 | | | | | | | CDC_D0_A | 0 | 6 | | | | | | | GPI08_1 | 10 | 0 | | | | | | | FAULT1_B | 1 | 2 | | | | | P8_1 | C2 | LPCAM_D1_A | 1 | 3 | P8_1 | LVCMOS | VDD_IO_1V8 | | | | SD_D1_C | 10 | 4 | | | VDD_10_1V8 | | | | CDC_D1_A | 0 | 5 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|-----------------|----------------| | | | GPIO8_2 | 10 | 0 | | | | | | | SPIO_SS3_B | 0 | 2 | | | | | DO 3 | 63 | FAULT2_B | I | 3 | DO 3 | LV CN 4 O C | VDD 10 1V0 | | P8_2 | C3 | LPCAM_D2_A | I | 4 | - P8_2 | LVCMOS | VDD_IO_1V8 | | | | SD_D2_C | IO | 5 | | | | | | | CDC_D2_A | 0 | 6 | | | | | | | GPIO8_3 | IO | 0 | | | | | | | SPI1_MISO_B | IO | 2 | | | | | DO 3 | A7 | FAULT3_B | I | 3 | <br>P8_3<br> | LV CN 4 O C | VDD 10 4V0 | | P8_3 | A7 | LPCAM_D3_A | I | 4 | | LVCMOS | VDD_IO_1V8 | | | SD_D3_C | IO | 5 | | | | | | | | CDC_D3_A | 0 | 6 | | | | | | | GPIO8_4 | IO | 0 | P8_4 | | | | | | SPI1_MOSI_B | IO | 2 | | | | | DO 4 | D.4 | QECO_X_B | I | 3 | | LVCMOS | VDD 10 4V0 | | P8_4 | B4 | LPCAM_D4_A | I | 4 | | | VDD_IO_1V8 | | | | SD_D4_C | IO | 5 | | | | | | | CDC_D4_A | 0 | 6 | | | | | | | GPIO8_5 | IO | 0 | | | | | | | SPI1_SCLK_B | IO | 2 | | | | | DO F | 114 | QECO_Y_B | I | 3 | D0 F | LVCMOC | VDD 10 1V0 | | P8_5 | H1 | LPCAM_D5_A | I | 4 | P8_5 | LVCMOS | VDD_IO_1V8 | | | | SD_D5_C | IO | 5 | | | | | | | CDC_D5_A | 0 | 6 | | | | | | | GPIO8_6 | IO | 0 | | | | | | | QECO_Z_B | I I | 3 | | | | | P8_6 | J2 | LPCAM_D6_A | I | 4 | P8_6 | LVCMOS | VDD_IO_1V8 | | | | SD_D6_C | IO | 5 | | | 100_10_210 | | | | CDC_D6_A | 0 | 6 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|-----------------|----------------| | | | GPIO8_7 | 10 | 0 | | | | | | | QEC1_X_B | I | 3 | | | | | P8_7 | J1 | LPCAM_D7_A | I | 4 | P8_7 | LVCMOS | VDD_IO_1V8 | | | | SD_D7_C | 10 | 5 | | | | | | | CDC_D7_A | 0 | 6 | | | | | | | GPIO9_0 | IO | 0 | | | | | DO 0 | 1/2 | QEC1_Y_B | 1 | 3 | DO 0 | LVCMOS | VDD 10 4V0 | | P9_0 | K2 | SD_CMD_C | IO | 4 | P9_0 | LVCIVIOS | VDD_IO_1V8 | | | CDC_D8_A | 0 | 5 | | | | | | | | GPIO9_1 | IO | 0 | | | | | | | LPUART_RX_B | 1 | 1 | P9_1 | | VDD_IO_1V8 | | P9_1 | K1 | QEC1_Z_B | 1 | 3 | | LVCMOS | | | | | SD_CLK_C | 0 | 4 | | | | | | | CDC_D9_A | 0 | 5 | | | | | | | GPIO9_2 | IO | 0 | | | VDD_IO_1V8 | | | | LPUART_TX_B | 0 | 1 | | LVCMOS | | | DO 2 | CF | SPI2_MISO_B | IO | 3 | | | | | P9_2 | G5 | QEC2_X_B | I | 4 | P9_2 | | | | | | SD_RST_C | 0 | 5 | | | | | | | CDC_D10_A | 0 | 6 | | | | | | | GPIO9_3 | IO | 0 | | | | | DO 3 | | SPI2_MOSI_B | IO | 4 | DO 2 | LVCMOC | VDD 10 4V0 | | P9_3 | H5 | QEC2_Y_B | I | 5 | - P9_3 | LVCMOS | VDD_IO_1V8 | | | | CDC_D11_A | 0 | 6 | | | | | | | GPIO9_4 | IO | 0 | | | | | | | SPI2_SCLK_B | IO | 3 | | | | | P9_4 | J5 | I2C3_SDA_C | IO | 4 | P9_4 | LVCMOS | VDD_IO_1V8 | | | | QEC2_Z_B | 1 | 5 | | | VB5_10_1V6 | | | | CDC_D12_A | 0 | 6 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type<br>(7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|--------------------|----------------| | | | GPIO9_5 | Ю | 0 | | | | | | | SPI2_SSO_B | Ю | 3 | | | | | P9_5 | L1 | I2C3_SCL_C | Ю | 4 | P9_5 | LVCMOS | VDD_IO_1V8 | | | | QEC3_X_B | 1 | 5 | | | | | | | CDC_D13_A | 0 | 6 | | | | | | | GPIO9_6 | Ю | 0 | | | | | | | AUDIO_CLK_B | 1 | 2 | | LVCMOS | | | P9_6 | K5 | SPI2_SS1_B | 0 | 3 | DO 6 | | VDD 10 1V8 | | | K5 | I2C3_SDA_B | Ю | 4 | P9_6 | | VDD_IO_1V8 | | | | QEC3_Y_B | I | 5 | _ | | | | | | CDC_D14_A | 0 | 6 | | | | | | | GPIO9_7 | Ю | 0 | | | | | | L5 | SPI2_SS2_B | 0 | 3 | P9_7 | | VDD_IO_1V8 | | P9_7 | | I2C3_SCL_B | Ю | 4 | | LVCMOS | | | | | QEC3_Z_B | I | 5 | | | | | | | CDC_D15_A | 0 | 6 | | | | | | | GPIO10_0 | IO | 0 | | LVCMOS | VDD_IO_1V8 | | | | SPI2_SS3_B | 0 | 3 | | | | | P10_0 | M2 | UT0_T0_C | IO | 4 | P10_0 | | | | | | LPCAM_HSYNC_A | I | 5 | | | | | | | CDC_D16_A | 0 | 6 | | | | | | | GPIO10_1 | IO | 0 | | | | | | | LPI2S_SDI_B | I | 3 | | | | | P10_1 | M1 | UT0_T1_C | IO | 4 | P10_1 | LVCMOS | VDD_IO_1V8 | | | | LPCAM_VSYNC_A | I | 5 | | | | | | | CDC_D17_A | 0 | 6 | | | | | | | GPIO10_2 | 10 | 0 | | | | | | | LPI2S_SDO_B | 0 | 3 | | | | | P10_2 | | UT1_T0_C | IO | 4 | P10_2 | LVCMOS | VDD_IO_1V8 | | | | LPCAM_PCLK_A | I | 5 | | LVCIVIOS | VDD_10_1V0 | | | | CDC_D18_A | 0 | 6 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|-----------------|----------------| | | | GPIO10_3 | 10 | 0 | | | | | | | LPI2S_SCLK_B | 0 | 3 | | | | | P10_3 | N2 | UT1_T1_C | IO | 4 | P10_3 | LVCMOS | VDD_IO_1V8 | | | | LPCAM_XVCLK_A | 0 | 5 | | | | | | | CDC_D19_A | 0 | 6 | | | | | | | GPIO10_4 | 10 | 0 | | | | | | | LPI2S_WS_B | 0 | 3 | | | | | P10_4 | M5 | I2CO_SDA_D | IO | 4 | P10_4 | LVCMOS | VDD_IO_1V8 | | | | UT2_T0_C | IO | 5 | | | | | | | CDC_D20_A | 0 | 7 | | | | | | | GPIO10_5 | IO | 0 | | | | | | | SPI3_MISO_B | 10 | 3 | P10_5 | | VDD_IO_1V8 | | P10_5 | N5 | I2CO_SCL_D | 10 | 4 | | LVCMOS | | | | | UT2_T1_C | IO 5 | | | | | | | | CDC_D21_A | 0 | 7 | | | | | | | GPIO10_6 | IO | 0 | | LVCMOS | VDD_IO_1V8 | | | | SPI3_MOSI_B | IO | 3 | | | | | P10_6 | P5 | I2C1_SDA_D | 10 | 4 | P10_6 | | | | | | UT3_T0_C | IO | 5 | | | | | | | CDC_D22_A | 0 | 7 | | | | | | | GPIO10_7 | IO | 0 | | | | | | | SPI3_SCLK_B | IO | 3 | | | | | P10_7 | P1 | I2C1_SCL_D | 10 | 4 | P10_7 | LVCMOS | VDD_IO_1V8 | | | | UT3_T1_C | 10 | 5 | | | | | | | CDC_D23_A | 0 | 6 | | | | | | | GPIO11_0 | IO | 0 | | | | | D11 0 | D2 | SPI3_SSO_B | Ю | 4 | D11 0 | LVCNACC | V/DD 10 41/0 | | P11_0 | P2 | UT4_T0_C | 10 | 5 | D11 Λ | LVCMOS | S VDD_IO_1V8 | | | | CDC_D0_B | 0 | 7 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|-----------------|----------------| | | | GPIO11_1 | 10 | 0 | | | | | P11_1 | R1 | SPI3_SS1_B | О | 3 | P11_1 | LVCMOS | VDD 10 1V9 | | h11 <sup>-</sup> 1 | KI | UT4_T1_C | Ю | 4 | | LVCIVIOS | VDD_IO_1V8 | | | | CDC_D1_B | 0 | 6 | | | | | | | GPIO11_2 | Ю | 0 | | | | | | | LPPDM_C2_B | 0 | 3 | | | | | P11_2 | R2 | SPI3_SS2_B | 0 | 4 | P11_2 | LVCMOS | VDD_IO_1V8 | | | | UT5_T0_C | Ю | 5 | | | | | D11 2 DE | | CDC_D2_B | 0 | 7 | | | | | | | GPIO11_3 | Ю | 0 | | | | | | | UART5_RX_B | 1 | 2 | | | VDD_IO_1V8 | | | R5 | LPPDM_C3_B | 0 | 3 | P11_3 | LVCMOC | | | P11_3 | | SPI3_SS3_B | 0 | 4 | | LVCMOS | | | | | UT5_T1_C IO 5 | | | | | | | | | CDC_D3_B | 0 | 7 | | | | | | | GPIO11_4 | Ю | 0 | P11_4 | | VDD_IO_1V8 | | | | UART5_TX_B | 0 | 2 | | LVCMOS | | | D44 4 | 140 | PDM_C2_B | 0 | 3 | | | | | P11_4 | K8 | LPSPI_MISO_B | Ю | 4 | | | | | | | UT6_T0_C | Ю | 5 | | | | | | | CDC_D4_B | 0 | 7 | | | | | | | GPIO11_5 | Ю | 0 | | | | | | | PDM_C3_B | 0 | 3 | | | | | P11_5 | J9 | LPSPI_MOSI_B | Ю | 4 | P11_5 | LVCMOS | VDD_IO_1V8 | | | | UT6_T1_C | Ю | 5 | | | | | | | CDC_D5_B | 0 | 7 | | | | | | | GPIO11_6 | 10 | 0 | | | | | | | LPPDM_D2_B | I | 3 | | | | | P11_6 F | | LPSPI_SCLK_B | 10 | 4 | P11_6 | LVCMOS | VDD_IO_1V8 | | | | UT7_T0_C | 10 | 5 | | | 3 VDD_IO_IV8 | | | | CDC_D6_B | 0 | 7 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|-----------------|----------------| | | | GPI011_7 | IO | 0 | | | | | | | UART5_DE_B | 0 | 2 | | | | | D11 7 | L9 | LPPDM_D3_B | I | 3 | D11 7 | LVCMOS | VDD 10 1V9 | | P11_7 | L9 | LPSPI_SS_B | Ю | 4 | P11_7 | LVCMOS | VDD_IO_1V8 | | | | UT7_T1_C | Ю | 5 | | | | | | | CDC_D7_B | 0 | 7 | | | | | | | GPIO12_0 | IO | 0 | | | | | | | OSPIO_SCLK_C | 0 | 1 | | LVCMOS | | | P12_0 F | F19 | AUDIO_CLK_C | 1 | 2 | P12_0 | | VDD_IO_1V8 | | | | I2S1_SDI_B | 1 | 3 | | | | | | | CDC_D8_B | 0 | 5 | | | | | | | GPIO12_1 | 10 | 0 | | | | | | E18 | OSPIO_SCLKN_C | 0 | 1 | P12_1 | | VDD_IO_1V8 | | P12_1 | | UART4_RX_B | 1 | 2 | | LVCMOS | | | | | I2S1_SDO_B | 0 | 3 | | | | | | | CDC_D9_B | 0 | 5 | | | | | | | GPIO12_2 | 10 | 0 | P12_2 | | VDD_IO_1V8 | | | | OSPIO_RXDS_C | 10 | 1 | | LVCMOS | | | P12_2 | E15 | UART4_TX_B | 0 | 2 | | | | | | | I2S1_SCLK_B | 0 | 3 | | | | | | | CDC_D10_B | 0 | 5 | | | | | | | GPIO12_3 | 10 | 0 | | | | | | | OSPI0_SSO_C | 0 | 1 | | | | | P12_3 | D18 | UART4_DE_B | 0 | 2 | P12_3 | LVCMOS | VDD_IO_1V8 | | | | I2S1_WS_B | 0 | 3 | | | | | | | CDC_D11_B | 0 | 5 | | | | | | | GPIO12_4 | Ю | 0 | | | | | | | OSPIO_SS1_C | 0 | 1 | | | | | P12_4 | F5 | SPI3_MISO_A | Ю | 2 | P12_4 | LVCMOS | VDD_IO_1V8 | | _ | | CAN_RXD_C | 1 | 4 | | LVCMOS | VDD_IO_1V8 | | | | CDC_D12_B | 0 | 5 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|-----------------|----------------| | | | GPIO12_5 | Ю | 0 | | | | | P12_5 | A10 | SPI3_MOSI_A | Ю | 2 | P12_5 | LVCMOS | VDD 10 1V9 | | F12_5 | AIO | CAN_TXD_C | 0 | 4 | | LVCIVIOS | VDD_IO_1V8 | | | | CDC_D13_B | 0 | 5 | | | | | | | GPIO12_6 | Ю | 0 | | | | | P12_6 | E5 | SPI3_SCLK_A | Ю | 2 | D12 6 | LVCMOS | VDD 10 1V9 | | P12_0 | E3 | CAN_STBY_C | 0 | 4 | P12_6 | LVCMOS | VDD_IO_1V8 | | | | CDC_D14_B | 0 | 5 | | | | | | | GPIO12_7 | Ю | 0 | | | | | P12_7 D | D2 | SPI3_SSO_A | 10 | 3 | P12_7 | LVCMOS | VDD_IO_1V8 | | | | CDC_D15_B | 0 | 5 | | | | | | | GPIO13_0 | 10 | 0 | | | | | | G18 | SPI3_SS1_A | 0 | 3 | P13_0 | | VDD_IO_1V8 | | P13_0 | | QEC0_X_C | I | 4 | | LVCMOS | | | | | SD_D0_B | 10 | 5 | | | | | | | CDC_D16_B | 0 | 6 | | | | | | | GPIO13_1 | 10 | 0 | | LVCMOS | VDD_IO_1V8 | | | | SPI3_SS2_A | 0 | 2 | | | | | P13_1 | G15 | QECO_Y_C | 1 | 3 | P13_1 | | | | | | SD_D1_B | 10 | 4 | | | | | | | CDC_D17_B | 0 | 5 | | | | | | | GPIO13_2 | 10 | 0 | | | | | | | SPI3_SS3_A | 0 | 2 | | | | | P13_2 | F15 | QECO_Z_C | 1 | 3 | P13_2 | LVCMOS | VDD_IO_1V8 | | | | SD_D2_B | 10 | 4 | | | | | | | CDC_D18_B | 0 | 5 | | | | | | | GPIO13_3 | 10 | 0 | | | | | | | SPI2_SS3_A | 0 | 2 | | | | | P13_3 E | | QEC1_X_C | I | 3 | P13_3 | LVCMOS | VDD_IO_1V8 | | | | SD_D3_B | 10 | 4 | | | VDD_10_1V0 | | | | CDC_D19_B | 0 | 5 | | | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|-----------------|----------------| | | | GPIO13_4 | Ю | 0 | | | | | | | LPI2S_SDI_C | I | 2 | | | | | P13_4 | E14 | QEC1_Y_C | I | 3 | P13_4 | LVCMOS | VDD_IO_1V8 | | | | SD_D4_B | Ю | 4 | | | | | | | CDC_D20_B | 0 | 5 | | | | | | | GPIO13_5 | Ю | 0 | | | | | | | LPI2S_SDO_C | 0 | 2 | | | | | P13_5 | A17 | QEC1_Z_C | I | 3 | P13_5 | LVCMOS | VDD_IO_1V8 | | | | SD_D5_B | Ю | 4 | _ | | | | | | CDC_D21_B | 0 | 5 | | | | | | | GPIO13_6 | Ю | 0 | | | | | | | LPI2S_SCLK_C | 0 | 2 | | | | | P13_6 | B15 | QEC2_X_C | I | 3 | P13_6 | LVCMOS | VDD_IO_1V8 | | | | SD_D6_B | Ю | 4 | | | | | | | CDC_D22_B | 0 | 5 | | | | | | | GPIO13_7 | Ю | 0 | P13_7 | | | | | | LPI2S_WS_C | 0 | 2 | | LVCMOS | VDD_IO_1V8 | | P13_7 | A15 | QEC2_Y_C | I | 3 | | | | | | | SD_D7_B | Ю | 4 | | | | | | | CDC_D23_B | 0 | 5 | | | | | | | GPIO14_0 | Ю | 0 | | | | | P14_0 | В9 | QEC2_Z_C | I | 3 | P14_0 | LVCMOS | VDD_IO_1V8 | | | | SD_CMD_B | Ю | 4 | | | | | | | GPIO14_1 | Ю | 0 | | | | | P14_1 | H2 | QEC3_X_C | ı | 4 | P14_1 | LVCMOS | VDD_IO_1V8 | | | | SD_CLK_B | 0 | 5 | | | | | | | GPIO14_2 | Ю | 0 | | | | | P14_2 | G1 | QEC3_Y_C | I | 4 | P14_2 | LVCMOS | VDD_IO_1V8 | | | | SD_RST_B | 0 | 5 | | | | | | | GPIO14_3 | Ю | 0 | | | | | P14_3 | R7 | QEC3_Z_C | ı | 4 | P14_3 | LVCMOS | VDD_IO_1V8 | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |-------------------------|-----------------------------------------------------|-----------------|--------------|-------------------------|----------------------------|------------------------|----------------| | | | GPIO14_4 | Ю | 0 | | | | | P14_4 | R8 | SPI1_MISO_C | Ю | 2 | P14_4 | LVCMOS | VDD_IO_1V8 | | | | FAULTO_C | I | 3 | | | | | | | GPIO14_5 | Ю | 0 | | | | | P14_5 | L11 | SPI1_MOSI_C | Ю | 2 | P14_5 | LVCMOS | VDD_IO_1V8 | | | | FAULT1_C | I | 3 | | | | | | | GPIO14_6 | IO | 0 | | | | | D4.4. C | 1/4.2 | CMP1_OUT_B | 0 | 1 | D44.6 | LVCNACC | V/DD 10 41/0 | | P14_6 | K12 | SPI1_SCLK_C | 10 | 2 | P14_6 | LVCMOS | VDD_IO_1V8 | | | | FAULT2_C | I | 3 | | | | | | | GPIO14_7 | 10 | 0 | | | | | 244 7 | | CMP0_OUT_B | 0 | 1 | | | | | P14_7 | L12 | SPI1_SSO_C | 10 | 2 | P14_7 | LVCMOS | VDD_IO_1V8 | | | | FAULT3_C | ı | 3 | | | | | 245.0 | \ /O | GPIOV_0 | 10 | | LDGDLG GTDL G | Dual Voltage | V/55 10 515V | | P15_0 | V2 | LPTMRO_CLK_IO | IO | | LPGPIO_CTRL_0 | LVCMOS | VDD_IO_FLEX | | 545 4 | | GPIOV_1 | 10 | | LDCDIG CTDL 4 | Dual Voltage | V/55 10 515V | | P15_1 | W2 | LPTMR1_CLK_IO | 10 | | LPGPIO_CTRL_1 | LVCMOS | VDD_IO_FLEX | | P15_2 | U2 | GPIOV_2 | 10 | | LPGPIO_CTRL_2 | Dual Voltage<br>LVCMOS | VDD_IO_FLEX | | P15_3 | V1 | GPIOV_3 | 10 | | LPGPIO_CTRL_3 | Dual Voltage<br>LVCMOS | VDD_IO_FLEX | | P15_4 | V3 | GPIOV_4 | IO | | LPGPIO_CTRL_4 | LVCMOS | VDD_IO_1V8 | | P15_5 | W4 | GPIOV_5 | IO | | LPGPIO_CTRL_5 | LVCMOS | VDD_IO_1V8 | | P15_6 | V4 | GPIOV_6 | 10 | | LPGPIO_CTRL_6 | LVCMOS | VDD_IO_1V8 | | P15_7 | W5 | GPIOV_7 | 10 | | LPGPIO_CTRL_7 | LVCMOS | VDD_IO_1V8 | | SEUART_RX | A14 | SEUART_RX | I | | | LVCMOS | VDD_IO_1V8 | | SEUART_TX | A13 | SEUART_TX | 0 | | | LVCMOS | VDD_IO_1V8 | | N.C. | B1, C1, J8, M18,<br>V14, V15, V16,<br>W14, W15, W16 | N.C. | N.C. | | | | | | RESERVED <sup>(b)</sup> | J11 | RESERVED | RSVD | | | | | | | -1 | 1 | | | 1 | 1 | | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |---------------|------------------------------------------------|-----------------|--------------|----------------------------|----------------------------|-----------------|----------------| | NSRST | J12 | NSRST | I | | | LVCMOS | VDD_IO_1V8 | | POR_N | U18 | POR_N | 1 | | | LVCMOS | VDD_IO_1V8 | | HFXO_P | A4 | HFXO_P | 1 | | | LVCMOS | VDD_IO_1V8 | | HFXO_N | A3 | HFXO_N | 0 | | | LVCMOS | VDD_IO_1V8 | | LFXO_P | W17 | LFXO_P | 1 | | | LVCMOS | VDD_IO_1V8 | | LFXO_N | V17 | LFXO_N | 0 | | | LVCMOS | VDD_IO_1V8 | | VREF_P | N18 | VREF_P | А | | | | | | VDD_MAIN | P19 | VDD_MAIN | PWR | | | | | | VDD_BATT | T18 | VDD_BATT | PWR | | | | | | VDD_BUCK | R18 | VDD_BUCK | PWR | | | | | | VDD_IO_FLEX | W1 | VDD_IO_FLEX | PWR | | | | | | VDD_IO_1V8 | A5, D19, W3 | VDD_IO_1V8 | PWR | | | | | | VDD_CORE_0V8 | B5, E1, E19, V6 | VDD_CORE_0V8 | PWR | | | | | | VREG_MIPI_0V8 | W13 | VREG_MIPI_0V8 | PWR | | | | | | VDD_MIPI_1V8 | W12 | VDD_MIPI_1V8 | PWR | | | | | | VDD_USB_3V3 | W8 | VDD_USB_3V3 | PWR | | | | | | VDD_SX_0V8 | A2 | VDD_SX_0V8 | PWR | | | | | | VDD_PLL_0V8 | A1 | VDD_PLL_0V8 | PWR | | | | | | VSS | B2, C18, J10, K9,<br>K10, K11, L2, L10,<br>V12 | VSS | GND | | | | | | VSS_BUCK | V19 | VSS_BUCK | GND | | | | | | VSS_ANA | P18 | VSS_ANA | GND | | | | | | VREG_CORE_0V8 | W18 | VREG_CORE_0V8 | PWR | | | | | | VREG_AON | U17 | VREG_AON | PWR | | | | | | VREG_LP_1V8 | W19 | VREG_LP_1V8 | PWR | | | | | | VREG_DIG_1V8 | U19 | VREG_DIG_1V8 | PWR | | | | | | VREG_AUX_1V8 | V18 | VREG_AUX_1V8 | PWR | | | | | | VREG_MIPI_1V8 | N19 | VREG_MIPI_1V8 | PWR | | | | | | VSW | T19 | VSW | PWR | | | | | | USB_REXT | V8 | USB_REXT | Р | | | USBPHY | VDD_USB_3V3 | | USB_DP | W7 | USB_DP | IO | | | USBPHY | VDD_USB_3V3 | | Pin Name (1) | FBGA194 Pin Location (2) | Signal Name (3) | Pin Type (4) | Multiplexing<br>Number (5) | Configuration Register (6) | Buffer Type (7) | Power Rail (8) | |--------------|--------------------------|-----------------|--------------|----------------------------|----------------------------|-----------------|----------------| | USB_DM | V7 | USB_DM | 10 | | | USBPHY | VDD_USB_3V3 | | USB_VBUS | W6 | USB_VBUS | Α | | | USBPHY | VDD_USB_3V3 | | USB_IO_ID | R9 | USB_IO_ID | Α | | | USBPHY | VDD_USB_3V3 | | MIPI_REXT | V13 | MIPI_REXT | Р | | | DSIPHY | VDD_MIPI_1V8 | | MIPIDSI_0_P | W11 | MIPIDSI_0_P | 0 | | | DSIPHY | VDD_MIPI_1V8 | | MIPIDSI_0_N | V11 | MIPIDSI_0_N | 0 | | | DSIPHY | VDD_MIPI_1V8 | | MIPIDSI_1_P | W9 | MIPIDSI_1_P | 0 | | | DSIPHY | VDD_MIPI_1V8 | | MIPIDSI_1_N | V9 | MIPIDSI_1_N | 0 | | | DSIPHY | VDD_MIPI_1V8 | | MIPIDSI_C_P | W10 | MIPIDSI_C_P | 0 | | | DSIPHY | VDD_MIPI_1V8 | | MIPIDSI_C_N | V10 | MIPIDSI_C_N | 0 | | | DSIPHY | VDD_MIPI_1V8 | a. Default mode after reset. #### The list below describes the column headers: - 1. Pin Name—Name of the pin. Px\_y pins have several functions (mux modes) to select from. The functions of other pins are fixed. - 2. Pin Location—Pad or ball number of the corresponding device package. - 3. **Signal Name**—Signal(s) that can be routed to the particular pin. If a signal is routable to more than one pin, a suffix \_A, \_B, \_C, or \_D is added to the signal name for differentiation. A group of signals with the same suffix is also known as Pin Set or Pin Group. - 4. **Pin Type**—Pin designation (for the multiplexed pins, it depends on the selected mux mode): - A—Analog - I—Digital Input - O—Digital Output - IO—Digital Bi-directional (Input/Output) - R—Radio frequency - RSVD—Reserved - P—Passive - PWR—Power - GND-Ground - N/A—Not Available. This ball does not exist on the package. - N.C.—No Connect - 5. **Multiplexing Number**—Function number used in the pin configuration registers: - 0 is the GPIO function - 1 through 7 are possible alternative functions - An empty box means Not Applicable - 6. Configuration Register—Associated pin control register. For more information, see Section 3.9 Signal Multiplexing and I/O Buffer Configuration. b. This pin must be connected to VSS. - 7. **Buffer Type**—Associated I/O buffer type, if applicable: - LVCMOS—1.8-V Low-Voltage CMOS digital I/O buffer - Dual-Voltage (Flex) LVCMOS—1.8-V and 3.3-V LVCMOS digital I/O buffer - Analog—Analog input or output - RF—Radio Frequency input or output - USBPHY—HS USB data bus PHY and I/Os - CSIPHY—MIPI CSI camera PHY and I/Os - DSIPHY—MIPI DSI display PHY and I/Os - 8. **Power Rail**—I/O buffer power supply, if applicable. # 4.3 Pin Function Multiplexing Table 4-2 describes the pin functions multiplexing options. **Table 4-2 Pin Function Multiplexing** | Pin Name | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |----------|---------|---------------|--------------|-------------|-------------|---------------|------------|---------| | P0_0 | GPIO0_0 | OSPIO_DO_A | UARTO_RX_A | I3C_SDA_A | UT0_T0_A | LPCAM_HSYNC_B | | ANA_S0 | | P0_1 | GPIO0_1 | OSPIO_D1_A | UARTO_TX_A | I3C_SCL_A | UT0_T1_A | LPCAM_VSYNC_B | | ANA_S1 | | P0_2 | GPIO0_2 | OSPIO_D2_A | UARTO_CTS_A | I2C0_SDA_A | UT1_T0_A | LPCAM_PCLK_B | | ANA_S2 | | P0_3 | GPIO0_3 | OSPIO_D3_A | UARTO_RTS_A | I2CO_SCL_A | UT1_T1_A | LPCAM_XVCLK_B | | ANA_S3 | | P0_4 | GPIO0_4 | OSPIO_D4_A | UART1_RX_A | PDM_D0_A | I2C1_SDA_A | UT2_T0_A | CAN_RXD_B | ANA_S4 | | P0_5 | GPIO0_5 | OSPIO_D5_A | UART1_TX_A | PDM_C0_A | I2C1_SCL_A | UT2_T1_A | CAN_TXD_B | ANA_S5 | | P0_6 | GPIO0_6 | OSPIO_D6_A | UART1_CTS_A | PDM_D1_A | I2C2_SCL_A | UT3_T0_A | CAN_STBY_B | ANA_S6 | | P0_7 | GPIO0_7 | OSPIO_D7_A | UART1_RTS_A | PDM_C1_A | I2C2_SDA_A | UT3_T1_A | CDC_DE_B | ANA_S7 | | P1_0 | GPIO1_0 | UART2_RX_A | SPI0_MISO_A | I2C3_SDA_A | UT4_T0_A | LPCAM_HSYNC_C | | ANA_S8 | | P1_1 | GPIO1_1 | UART2_TX_A | SPI0_MOSI_A | I2C3_SCL_A | UT4_T1_A | LPCAM_VSYNC_C | | ANA_S9 | | P1_2 | GPIO1_2 | UART3_RX_A | SPI0_SCLK_A | I3C_SDA_B | UT5_T0_A | LPCAM_PCLK_C | | ANA_S10 | | P1_3 | GPIO1_3 | UART3_TX_A | SPIO_SSO_A | I3C_SCL_B | UT5_T1_A | LPCAM_XVCLK_C | | ANA_S11 | | P1_4 | GPIO1_4 | OSPIO_SSO_A | UARTO_RX_B | SPIO_SS1_A | UT6_T0_A | LPCAM_D0_C | | ANA_S12 | | P1_5 | GPIO1_5 | OSPIO_SS1_A | UARTO_TX_B | SPIO_SS2_A | UT6_T1_A | LPCAM_D1_C | | ANA_S13 | | P1_6 | GPIO1_6 | OSPIO_RXDS_B | UART1_RX_B | I2SO_SDI_A | UT7_T0_A | LPCAM_D2_C | | ANA_S14 | | P1_7 | GPIO1_7 | OSPIO_SCLK_A | UART1_TX_B | I2SO_SDO_A | UT7_T1_A | LPCAM_D3_C | | ANA_S15 | | P2_0 | GPIO2_0 | OSPIO_DO_B | UART2_RX_B | LPPDM_D0_A | | LPCAM_D4_C | | ANA_S16 | | P2_1 | GPIO2_1 | OSPIO_D1_B | UART2_TX_B | LPPDM_C0_A | | LPCAM_D5_C | | ANA_S17 | | P2_2 | GPIO2_2 | OSPIO_D2_B | UART3_RX_B | LPPDM_D1_A | | LPCAM_D6_C | | ANA_S18 | | P2_3 | GPIO2_3 | OSPIO_D3_B | UART3_TX_B | LPPDM_C1_A | | LPCAM_D7_C | CDC_PCLK_B | ANA_S19 | | P2_4 | GPIO2_4 | OSPIO_D4_B | LPI2S_SDI_A | SPI1_MISO_A | | LPCAM_D0_B | | ANA_S20 | | P2_5 | GPIO2_5 | OSPIO_D5_B | LPI2S_SDO_A | SPI1_MOSI_A | | LPCAM_D1_B | | ANA_S21 | | P2_6 | GPIO2_6 | OSPIO_D6_B | LPI2S_SCLK_A | SPI1_SCLK_A | | LPCAM_D2_B | | ANA_S22 | | P2_7 | GPIO2_7 | OSPIO_D7_B | LPI2S_WS_A | SPI1_SSO_A | | LPCAM_D3_B | | ANA_S23 | | P3_0 | GPIO3_0 | OSPIO_SCLK_B | UART4_RX_A | PDM_D0_B | I2SO_SCLK_A | QEC0_X_A | LPCAM_D4_B | | | P3_1 | GPIO3_1 | OSPIO_SCLKN_B | UART4_TX_A | PDM_C0_B | 12S0_WS_A | QEC0_Y_A | LPCAM_D5_B | | | P3_2 | GPIO3_2 | OSPIO_SSO_B | PDM_D1_B | I2S1_SDI_A | I3C_SDA_C | QEC0_Z_A | LPCAM_D6_B | | | P3_3 | GPIO3_3 | OSPIO_SS1_B | PDM_C1_B | I2S1_SDO_A | I3C_SCL_C | QEC1_X_A | LPCAM_D7_B | | | | | | | | | | | | | Pin Name | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |----------|---------|---------------|--------------|-------------|--------------|-------------|-------------|-------------| | P3_4 | GPIO3_4 | OSPIO_RXDS_A | UART5_RX_A | LPPDM_C0_B | I2S1_SCLK_A | I2CO_SCL_B | QEC1_Y_A | | | P3_5 | GPIO3_5 | OSPIO_SCLKN_A | UART5_TX_A | LPPDM_D0_B | SPIO_SS1_B | I2CO_SDA_B | QEC1_Z_A | | | P3_6 | GPIO3_6 | RESERVED | LPUART_CTS_B | LPPDM_C1_B | SPIO_SS2_B | I2C1_SDA_B | QEC2_X_A | | | P3_7 | GPIO3_7 | RESERVED | LPUART_RTS_B | LPPDM_D1_B | SPI1_SS1_A | I2C1_SCL_B | QEC2_Y_A | | | P4_0 | GPIO4_0 | RESERVED | | I2S1_WS_A | SPI1_SS2_A | QEC2_Z_A | CDC_VSYNC_B | | | P4_1 | GPIO4_1 | RESERVED | I2SO_SDI_B | SPI1_SS3_A | QEC3_X_A | SD_CLK_D | CDC_HSYNC_B | | | P4_2 | GPIO4_2 | RESERVED | | I2SO_SDO_B | SPI2_MISO_A | QEC3_Y_A | SD_CMD_D | | | P4_3 | GPIO4_3 | RESERVED | | I2SO_SCLK_B | SPI2_MOSI_A | QEC3_Z_A | SD_RST_D | | | P4_4 | GPIO4_4 | JTAG_TCK | 12S0_WS_B | SPI2_SCLK_A | FAULTO_A | | | | | P4_5 | GPIO4_5 | JTAG_TMS | SPI2_SSO_A | FAULT1_A | | | | | | P4_6 | GPIO4_6 | JTAG_TDI | SPI2_SS1_A | FAULT2_A | | | | | | P4_7 | GPIO4_7 | JTAG_TDO | SPI2_SS2_A | FAULT3_A | | | | | | P5_0 | GPIO5_0 | | UART4_RX_C | PDM_D2_A | SPI0_MISO_B | I2C2_SDA_B | UTO_TO_B | SD_D0_A | | P5_1 | GPIO5_1 | | UART4_TX_C | PDM_D3_A | SPI0_MOSI_B | I2C2_SCL_B | UTO_T1_B | SD_D1_A | | P5_2 | GPIO5_2 | | UART5_RX_C | PDM_C3_A | SPIO_SSO_B | LPI2C_SCL_B | UT1_T0_B | SD_D2_A | | P5_3 | GPIO5_3 | | UART5_TX_C | SPIO_SCLK_B | LPI2C_SDA_B | UT1_T1_B | SD_D3_A | CDC_PCLK_A | | P5_4 | GPIO5_4 | | UART3_CTS_A | PDM_D2_B | SPIO_SS3_A | UT2_T0_B | SD_D4_A | CDC_DE_A | | P5_5 | GPIO5_5 | | UART3_RTS_A | PDM_D3_B | UT2_T1_B | SD_D5_A | | CDC_HSYNC_A | | P5_6 | GPIO5_6 | RESERVED | UART1_CTS_B | I2C2_SCL_C | UT3_T0_B | SD_D6_A | | CDC_VSYNC_A | | P5_7 | GPIO5_7 | | UART1_RTS_B | I2C2_SDA_C | UT3_T1_B | SD_D7_A | | | | P6_0 | GPIO6_0 | OSPIO_DO_C | UART4_DE_A | PDM_D0_C | UT4_T0_B | SD_D0_D | | | | P6_1 | GPIO6_1 | OSPIO_D1_C | UART5_DE_A | PDM_C0_C | UT4_T1_B | SD_D1_D | | | | P6_2 | GPIO6_2 | OSPIO_D2_C | UART2_CTS_A | | PDM_D1_C | UT5_T0_B | SD_D2_D | | | P6_3 | GPIO6_3 | OSPIO_D3_C | UART2_RTS_A | | PDM_C1_C | UT5_T1_B | SD_D3_D | | | P6_4 | GPIO6_4 | OSPIO_D4_C | UART2_CTS_B | | SPI1_SSO_B | UT6_T0_B | SD_D4_D | | | P6_5 | GPIO6_5 | OSPIO_D5_C | UART2_RTS_B | | SPI1_SS1_B | UT6_T1_B | SD_D5_D | | | P6_6 | GPIO6_6 | OSPIO_D6_C | UARTO_CTS_B | | SPI1_SS2_B | UT7_T0_B | SD_D6_D | | | P6_7 | GPIO6_7 | OSPIO_D7_C | UARTO_RTS_B | PDM_C2_A | SPI1_SS3_B | UT7_T1_B | SD_D7_D | | | P7_0 | GPIO7_0 | | | SPI0_MISO_C | I2CO_SDA_C | | SD_CMD_A | CAN_RXD_A | | P7_1 | GPIO7_1 | | | SPI0_MOSI_C | I2CO_SCL_C | | SD_CLK_A | CAN_TXD_A | | P7_2 | GPIO7_2 | | UART3_CTS_B | CMP1_OUT_A | SPIO_SCLK_C | I2C1_SDA_C | | SD_RST_A | | P7_3 | GPIO7_3 | | UART3_RTS_B | CMP0_OUT_A | SPI0_SS0_C | I2C1_SCL_C | | CAN_STBY_A | | P7_4 | GPIO7_4 | | LPUART_CTS_A | LPPDM_C2_A | LPSPI_MISO_A | LPI2C_SCL_A | | | | Pin Name | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |----------|----------|-------------|--------------|--------------|--------------|---------------|-------------|-----------| | P7_5 | GPIO7_5 | | LPUART_RTS_A | | LPPDM_D2_A | LPSPI_MOSI_A | LPI2C_SDA_A | | | P7_6 | GPIO7_6 | | LPUART_RX_A | | LPPDM_C3_A | LPSPI_SCLK_A | I3C_SDA_D | | | P7_7 | GPIO7_7 | | LPUART_TX_A | | LPPDM_D3_A | LPSPI_SS_A | I3C_SCL_D | | | P8_0 | GPIO8_0 | | AUDIO_CLK_A | FAULTO_B | LPCAM_D0_A | SD_D0_C | CDC_D0_A | | | P8_1 | GPIO8_1 | | FAULT1_B | LPCAM_D1_A | SD_D1_C | CDC_D1_A | | | | P8_2 | GPIO8_2 | | SPIO_SS3_B | FAULT2_B | LPCAM_D2_A | SD_D2_C | CDC_D2_A | | | P8_3 | GPIO8_3 | | SPI1_MISO_B | FAULT3_B | LPCAM_D3_A | SD_D3_C | CDC_D3_A | | | P8_4 | GPIO8_4 | | SPI1_MOSI_B | QEC0_X_B | LPCAM_D4_A | SD_D4_C | CDC_D4_A | | | P8_5 | GPIO8_5 | RESERVED | SPI1_SCLK_B | QECO_Y_B | LPCAM_D5_A | SD_D5_C | CDC_D5_A | | | P8_6 | GPIO8_6 | RESERVED | | QECO_Z_B | LPCAM_D6_A | SD_D6_C | CDC_D6_A | | | P8_7 | GPIO8_7 | RESERVED | | QEC1_X_B | LPCAM_D7_A | SD_D7_C | CDC_D7_A | | | P9_0 | GPIO9_0 | RESERVED | | QEC1_Y_B | SD_CMD_C | CDC_D8_A | | | | P9_1 | GPIO9_1 | LPUART_RX_B | | QEC1_Z_B | SD_CLK_C | CDC_D9_A | | | | P9_2 | GPIO9_2 | LPUART_TX_B | | SPI2_MISO_B | QEC2_X_B | SD_RST_C | CDC_D10_A | | | P9_3 | GPIO9_3 | RESERVED | | | SPI2_MOSI_B | QEC2_Y_B | CDC_D11_A | | | P9_4 | GPIO9_4 | | | SPI2_SCLK_B | I2C3_SDA_C | QEC2_Z_B | CDC_D12_A | | | P9_5 | GPIO9_5 | | | SPI2_SSO_B | I2C3_SCL_C | QEC3_X_B | CDC_D13_A | | | P9_6 | GPIO9_6 | | AUDIO_CLK_B | SPI2_SS1_B | I2C3_SDA_B | QEC3_Y_B | CDC_D14_A | | | P9_7 | GPIO9_7 | | | SPI2_SS2_B | I2C3_SCL_B | QEC3_Z_B | CDC_D15_A | | | P10_0 | GPIO10_0 | | | SPI2_SS3_B | UT0_T0_C | LPCAM_HSYNC_A | CDC_D16_A | | | P10_1 | GPIO10_1 | | | LPI2S_SDI_B | UT0_T1_C | LPCAM_VSYNC_A | CDC_D17_A | | | P10_2 | GPIO10_2 | | | LPI2S_SDO_B | UT1_T0_C | LPCAM_PCLK_A | CDC_D18_A | | | P10_3 | GPIO10_3 | | | LPI2S_SCLK_B | UT1_T1_C | LPCAM_XVCLK_A | CDC_D19_A | | | P10_4 | GPIO10_4 | | | LPI2S_WS_B | I2CO_SDA_D | UT2_T0_C | | CDC_D20_A | | P10_5 | GPIO10_5 | | | SPI3_MISO_B | I2CO_SCL_D | UT2_T1_C | | CDC_D21_A | | P10_6 | GPIO10_6 | | | SPI3_MOSI_B | I2C1_SDA_D | UT3_T0_C | | CDC_D22_A | | P10_7 | GPIO10_7 | , | | SPI3_SCLK_B | I2C1_SCL_D | UT3_T1_C | CDC_D23_A | | | P11_0 | GPIO11_0 | | | | SPI3_SSO_B | UT4_T0_C | | CDC_D0_B | | P11_1 | GPIO11_1 | | | SPI3_SS1_B | UT4_T1_C | | CDC_D1_B | | | P11_2 | GPIO11_2 | | | LPPDM_C2_B | SPI3_SS2_B | UT5_T0_C | | CDC_D2_B | | P11_3 | GPIO11_3 | | UART5_RX_B | LPPDM_C3_B | SPI3_SS3_B | UT5_T1_C | | CDC_D3_B | | P11_4 | GPIO11_4 | | UART5_TX_B | PDM_C2_B | LPSPI_MISO_B | UT6_T0_C | | CDC_D4_B | | P11_5 | GPIO11_5 | | | PDM_C3_B | LPSPI_MOSI_B | UT6_T1_C | | CDC_D5_B | | Pin Name | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |----------|----------|---------------|--------------|-------------|--------------|-----------|-----------|----------| | P11_6 | GPIO11_6 | | | LPPDM_D2_B | LPSPI_SCLK_B | UT7_T0_C | | CDC_D6_B | | P11_7 | GPIO11_7 | | UART5_DE_B | LPPDM_D3_B | LPSPI_SS_B | UT7_T1_C | | CDC_D7_B | | P12_0 | GPIO12_0 | OSPIO_SCLK_C | AUDIO_CLK_C | I2S1_SDI_B | | CDC_D8_B | | | | P12_1 | GPIO12_1 | OSPIO_SCLKN_C | UART4_RX_B | I2S1_SDO_B | | CDC_D9_B | | | | P12_2 | GPIO12_2 | OSPIO_RXDS_C | UART4_TX_B | I2S1_SCLK_B | | CDC_D10_B | | | | P12_3 | GPIO12_3 | OSPIO_SSO_C | UART4_DE_B | I2S1_WS_B | | CDC_D11_B | | | | P12_4 | GPIO12_4 | OSPIO_SS1_C | SPI3_MISO_A | | CAN_RXD_C | CDC_D12_B | | | | P12_5 | GPIO12_5 | | SPI3_MOSI_A | | CAN_TXD_C | CDC_D13_B | | | | P12_6 | GPIO12_6 | | SPI3_SCLK_A | | CAN_STBY_C | CDC_D14_B | | | | P12_7 | GPIO12_7 | | | SPI3_SSO_A | | CDC_D15_B | | | | P13_0 | GPIO13_0 | | | SPI3_SS1_A | QEC0_X_C | SD_D0_B | CDC_D16_B | | | P13_1 | GPIO13_1 | | SPI3_SS2_A | QEC0_Y_C | SD_D1_B | CDC_D17_B | | | | P13_2 | GPIO13_2 | | SPI3_SS3_A | QEC0_Z_C | SD_D2_B | CDC_D18_B | | | | P13_3 | GPIO13_3 | | SPI2_SS3_A | QEC1_X_C | SD_D3_B | CDC_D19_B | | | | P13_4 | GPIO13_4 | | LPI2S_SDI_C | QEC1_Y_C | SD_D4_B | CDC_D20_B | | | | P13_5 | GPIO13_5 | | LPI2S_SDO_C | QEC1_Z_C | SD_D5_B | CDC_D21_B | | | | P13_6 | GPIO13_6 | | LPI2S_SCLK_C | QEC2_X_C | SD_D6_B | CDC_D22_B | | | | P13_7 | GPIO13_7 | | LPI2S_WS_C | QEC2_Y_C | SD_D7_B | CDC_D23_B | | | | P14_0 | GPIO14_0 | | | QEC2_Z_C | SD_CMD_B | | | | | P14_1 | GPIO14_1 | | | | QEC3_X_C | SD_CLK_B | | | | P14_2 | GPIO14_2 | | | | QEC3_Y_C | SD_RST_B | | | | P14_3 | GPIO14_3 | | | | QEC3_Z_C | | | | | P14_4 | GPIO14_4 | | SPI1_MISO_C | FAULTO_C | | | | | | P14_5 | GPIO14_5 | | SPI1_MOSI_C | FAULT1_C | | | | | | P14_6 | GPIO14_6 | CMP1_OUT_B | SPI1_SCLK_C | FAULT2_C | | | | | | P14_7 | GPIO14_7 | CMP0_OUT_B | SPI1_SSO_C | FAULT3_C | | | | | # 5 Electrical Characteristics # **5.1 Absolute Maximum Ratings** Stresses above the values listed under Table 5-1 may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability. **Table 5-1 Absolute Maximum Ratings** | Paramete | er | Condition | Min | Max | Unit | |----------------------------------------|-------------|------------|------|------|------| | | VDD_MAIN | | -0.3 | 4.5 | V | | Chip power inputs | VDD IO FLEV | 1.8-V mode | -0.3 | 1.98 | V | | | VDD_IO_FLEX | 3.3-V mode | -0.3 | 3.63 | V | | | VDD_BATT | | -0.3 | 4.5 | V | | | VDD_BUCK | VDD_BUCK | | | V | | Input/Output voltage range (1.8 V IOs) | | | 0.3 | 1.98 | V | | Maximum junction temperature | | | | | °C | ## 5.1.1 Maximum Supply Current Table 5-2 summarizes maximum current consumption ratings at power terminals of the device. **Table 5-2 Maximum Supply Current** | | Parameter | Condition | Max | Unit | |-------------------------|-----------------------------------------------------|-----------|------|------| | I <sub>VDD_ALL</sub> | Supply current into all power pins | | 600 | mA | | I <sub>VSS_ALL</sub> | Supply current out of all ground pin(s) | | 1000 | mA | | I <sub>VDD_MAIN</sub> | Supply current rating for the VDD_MAIN pins | | 10 | mA | | I <sub>VDD_VBAT</sub> | Supply current rating for the VDD_BATT pins | | 1 | mA | | I <sub>VDDIO_1.8V</sub> | Supply current rating for the VDD_IO_1V8 pins | | 500 | mA | | I <sub>VDDIO_3.3V</sub> | Supply current rating for the VDD_IO_FLEX pins | | 200 | mA | | I <sub>1V8_IO</sub> | Current sunk, sourced by any 1.8 V I/O pin | | 65 | mA | | I <sub>3V6_IO</sub> | Current sunk, sourced by any 3.6 V I/O pin | | 35 | mA | | I <sub>IO_ALL</sub> | Current sunk, sourced by all pins (I/O and control) | | 700 | mA | #### 5.1.2 Maximum Performance Ratings Table 5-3 lists the maximum performance per module on this device. **Table 5-3 Maximum Performance Ratings** | Parameter | | Max | Unit | |-----------------------------------|--------|-----|------| | High-Efficiency Arm Cortex-M55 | M55-HE | 160 | MHz | | Ethos-U55 Neural Processing Units | NPU-HE | 160 | MHz | | D/AVE 2D Graphics Processing Unit | GPU2D | 400 | MHz | | Controller Area Network | CANFD | 10 | Mbps | | Parameter | | Max | Unit | |------------------------------------------------|----------------------|--------------------|-----------| | Inter Integrated Circuit | I2C | 3.4 | Mbps | | Inter-Integrated Circuit | LPI2C | 400 | kbps | | Johan IC Carrad | I2S <sup>(1)</sup> | 192 | kHz | | Inter-IC Sound | LPI2S <sup>(1)</sup> | 192 | kHz | | MIPI Improved Inter-Integrated Circuit | I3C | 20 | Mbps | | Dulas Dansitu Madulatan | PDM | 4.8 | MHz | | Pulse Density Modulator | LPPDM | 4.8 | MHz | | Covied Davishoval Intenton | SPI | 50 | MHz | | Serial Peripheral Interface | LPSPI | 25 | MHz | | Hairagaal Asimahaana in Bassiiran/Tusassiittan | UART | 2.5 | Mbps | | Universal Asynchronous Receiver/Transmitter | LPUART | 2.5 | Mbps | | Universal Serial Bus | USB | 480 | Mbps | | Octal SPI | OSPI | 100 <sup>(2)</sup> | MHz | | | SD Card | 50 <sup>(2)</sup> | MHz | | Memory Card Controller | eMMC | 50 <sup>(2)</sup> | MHz | | | SDIO | 50 <sup>(2)</sup> | MHz | | Camera Parallel Interface | LPCPI | 60 <sup>(2)</sup> | MHz | | Display Parallel Interface | DPI | 50 | MHz | | MIPI Display Serial Interface | DSI | 2.5 | Gbps/lane | | Analog to Digital Convertors | ADC12 | 1.25 | MSPS | | Analog-to-Digital Converters | ADC24 | 16 | kSPS | | Digital-to-Analog Converters | DAC12 | 1 | kHz | <sup>1.</sup> Sampling frequency # **5.2 Operating Conditions** # **5.2.1 General Operating Conditions** Table 5-4 presents recommended operating conditions over free-air temperature range (unless otherwise noted). **Table 5-4 General Operating Conditions** | | Param | eter | Min | Тур | Max | Unit | |-----------------------------|-------------------------|------------------------------------------------------------------|------|-----|------|------| | VDD MAIN <sup>(1)</sup> | Main nower supply | When supplied by external wide-range unregulated voltage source. | 1.75 | | 4.2 | < | | VDD_IVIAIN | Main power supply | When supplied by external 1.8 V regulated source. | 1.75 | 1.8 | 1.9 | V | | VDD_BATT <sup>(2)</sup> | Always-On domain po | ways-On domain power input | | | 4.2 | V | | VDD_BUCK | Internal DC-DC conve | rter power input | 1.75 | | 4.2 | V | | VDD_USB_3V3 | USB power input | | 3.0 | 3.3 | 3.6 | V | | VDD IO FLEX | GPIO flex pads (1.8 V | 1.8-V mode <sup>(3)</sup> | 1.62 | 1.8 | 1.98 | V | | VDD_IO_FLEX | - 3.3 V) power input | 3.3-V mode | 3.0 | 3.3 | 4.2 | V | | VDD_IO_1V8 | GPIO standard pads (2 | I.8 V) power input | 1.08 | 1.8 | 1.98 | V | | VREG_DIG_1V8 <sup>(4)</sup> | Internal 1.8 V regulato | or output | 1.7 | 1.8 | 1.9 | V | <sup>2.</sup> Some pin multiplex options will reduce the max operating frequency. Please see Cautionary information at the start of Section 4.2 Pin Function Options by Location. | | Paran | neter | Min | Тур | Max | Unit | | |-------------------------|--------------------------------------|-----------------------|------|-------|-----------|------|--| | VREG_AUX_1V8 | Auxiliary 1.8 V regula | tor output | 1.7 | 1.8 | 1.9 | V | | | VREG_AON <sup>(5)</sup> | Always-On 0.8 V regu | lator output | 0.76 | 0.825 | 0.825 0.9 | | | | VREF_P | External positive volt | age reference for ADC | 1.2 | 1.8 | 1.9 | V | | | VSS_BUCK | DC-DC converter grou | ınd | | 0 | V | | | | VSS_ANA | Analog ground | 0 | | | | V | | | VSS | Digital ground | | | 0 | | V | | | t <sub>a</sub> | Operating ambient temperature range | Industrial (high) | -40 | | 105 | °C | | | t <sub>j</sub> | Operating junction temperature range | Industrial (high) | -40 | | 125 | °C | | - 1. BOR and BOD functions not supported below 1.9 V. - 2. VDD\_BATT must be connected to VDD\_MAIN on the printed circuit board. - 3. VDD\_IO\_FLEX should be connected to VDD\_IO\_1V8 when 1.8-V mode is used. - 4. VREG\_DIG\_1V8 must be bypassed to ground in one of two ways: - Through a 1- $\mu$ F capacitor in series with a 10 $\Omega$ resistor if VDD\_MAIN supply range is 1.9 V to 4.2 V. - Through a 100-nF capacitor if VDD\_MAIN supply range is 1.75 V to 1.9 V. - 5. VREG\_AON must be bypassed to ground through a 1- $\mu F$ capacitor in series with a 1.0 k $\Omega$ resistor. #### **CAUTION** The decoupling for VREG\_AON and VREG\_DIG\_1V8 pins must be present on the PCB or otherwise the device may be at risk for damage. #### **NOTE** Refer to Application Note AAPN0027, PCB Layout Guidelines for Ensemble MCUs and Fusion Processors, for detailed information about power decoupling for all power pins. #### **5.2.2 Device Power Modes** #### **5.2.2.1** Power Modes Case Definition #### NOTE Specifications shown in Table 5-5 Power Modes Case Definition are subject to change. Table 5-5 provides status of each module during different power modes of the device. #### **Table 5-5 Power Modes Case Definition** | | Power Mode | Voltage | MRAM | | SRAM | | Clock | Main<br>Peripherals | LP<br>Peripherals | Wake-Up | | rent<br>mption | | e to Reach<br>Vlode | |-------|-------------------------------------------|------------|-----------|--------------|---------------|---------|--------------|---------------------|-------------------|---------------------|-------------------|----------------------|-----|---------------------| | | rowei Mode | Regulation | IVIIVAIVI | Bulk<br>SRAM | M55-HE<br>TCM | Utility | Source Power | | Power | Sources | Тур | Units | Тур | Units | | GO Mo | des | | | | | | | | | | | | | | | GO_1 | M55-HE running<br>CoreMark at<br>160 MHz. | | | | | | | | | | 18 <sup>(3)</sup> | mA | | | | _ | NPU running power indicative inference. | | ON | ON | | | | ON with | | | 113 | μΑ/MHz | | | | | | | | | | | PLL | clocks gated | | | 13 <sup>(3)</sup> | 13 <sup>(3)</sup> mA | | | | GO_2 | M55-HE running<br>CoreMark at | | | | | | | | | Any | 81 | μA/MHz | | | | GO_3 | 160 MHz. No NPU is enabled. | DC-DC | | | ON | ON | | | All ON | interrupt<br>from a | 12 <sup>(3)</sup> | mA | N, | /A | | | | | | | | | | | | powered | 75 | μA/MHz | | | | 60.4 | M55-HE running<br>CoreMark at | | | | | | | | | peripheral | 2.2 | mA | | | | GO_4 | 76.8 MHz. No NPU is enabled. | | OFF | OFF | | | LIEDO | All OFF | | | 29 | μA/MHz | | | | | M55-HE running | | | | | | HFRC | All OFF | | | 980 | μА | | | | GO_5 | CoreMark at | | | | | | | | | | 380 | μΑ | | | | 30_3 | 19.2 MHz. No NPU is enabled. | | | | | | | | | | 51 | μA/MHz | | | | READY | Modes | | | | | | | | | | | | | | | | Power Mode | Voltage | MRAM | | SRAM | | Clock | Main<br>Peripherals | LP<br>Peripherals | Wake-Up | | rent<br>mption | | e to Reach<br>Mode | |---------|--------------------------------------------------------------------------|------------|------|--------------|------------------|------------------|--------|----------------------|---------------------------------------------------|----------------------------------------------|--------------------|----------------|------------------|--------------------| | | Tower mode | Regulation | | Bulk<br>SRAM | M55-HE<br>TCM | Utility | Source | Power | Power | Sources | Тур | Units | Тур | Units | | RDY_1 | M55-HE in WFI <sup>(2)</sup> at 160 MHz. | DC-DC | OFF | OFF | ON | ON | PLL | ON with clocks gated | All ON | Any<br>interrupt<br>from a | 8.7 <sup>(4)</sup> | mA | < 100 | ns | | RDY_2 | M55-HE in WFI at 78.6 MHz. | DC-DC | OFF | OFF | ON | ON | HFRC | All OFF | All ON | powered<br>peripheral | 1.5 | mA | < 200 | ns | | IDLE Mo | des | | | | | | | | | | | | , | | | IDLE_1 | CPU and NPU cores powered off. 38.4 MHz clock. | DC-DC | OFF | OFF | OFF but | OFF but | HFXO | ON with | All ON | Any<br>interrupt | 4.1 | mA | 2 - 4 | μs | | IDLE_2 | CPU and NPU cores<br>powered off. 600 kHz<br>clock. | DC-DC | OFF | OFF | retained | retained | HFRC | clocks gated | All ON | from a powered peripheral <sup>(1)</sup> | 1800 | μΑ | 2 - 4 | μs | | STANDB | Y Modes | | ı | | | | | 1 | l | | | | | | | STBY_1 | CPU and NPU cores powered off. HFRC ready. | DC-DC | OFF | OFF | OFF but retained | OFF but retained | HFRC | All OFF | LPUART,<br>LPI2C ON +<br>STOP Mode<br>peripherals | Any interrupt from a powered peripheral | 80 | μА | 5 <sup>(5)</sup> | μs | | STOP M | odes | | | | | | | | | | | | | | | STOP_1 | STOP_2 plus 256KB<br>of M55-HE TCM<br>SRAM retained. | | | | OFF but retained | | | | | | 4.0 | μΑ | | | | STOP_2 | STOP_3 plus 4KB<br>Utility SRAM<br>retained. Boot from<br>MRAM. | | | | | OFF but retained | | | LPRTC,<br>LPTIMER,<br>LPCMP,<br>BOD, LPGPIO | Any | 1500 | nA | | | | STOP_3 | STOP_4 plus LPTIMER, BOD, LPCMP, and LPGPIO active. Boot from MRAM. | LDO | OFF | OFF | OFF | | LFXO | All OFF | ON | interrupt<br>from a<br>powered<br>peripheral | 1450 | nA | 1.1 | ms | | STOP_4 | STOP_5 plus LPRTC<br>running from<br>32.768 kHz LFXO.<br>Boot from MRAM. | | | | | OFF | | | LPRTC +<br>LPGPIO ON | | 1400 | nA | | | | STOP_5 | 32.7 kHz LFRC | | | | | | LFRC | | LPGPIO ON | | 1300 | nA | | | | Power Mode | Voltage | ´ ∣ MRΔM ∣ | MRAM Pe | Main<br>Peripherals | LP<br>Peripherals | Wake-Up | | rent<br>mption | Wake Time to Reach GO Mode | | | | | |------------------------------|------------|-------------|--------------|---------------------|-------------------|---------|-------|-------------------|-------------------------------|---------|------------|------|-------| | Tower Mode | Regulation | I WIII JAWI | Bulk<br>SRAM | M55-HE<br>TCM | Utility | Source | Power | Power | Sources | Тур | Units | Тур | Units | | running, all other | | | | | | | | | | | | | | | functions off. Boot | | | | | | | | | | | | | | | from MRAM. | | | | | | | | | | | | | | | | | | | | | | | | | STOP Mo | de current | | | | I/O Domain Adder for STOP in | | | | | | | | | adder l <sub>VDD_IO_1V8</sub> | | | 3 | | | all cases | | N/A | | | | | | N/A when VDD_IO_1 | | | | | | | all cases | | | | | | | | | | 1.8 V | | | | | | | | | | | | | | | 200 | nA | | | | Cold boot time from Power-On | | | | | | N | /^ | | | | | 130 | | | Reset | | | | | | IN | /A | | | | | 130 | ms | | Power Mode Entry | | | | | | | | | Time to Enter Mode | | | | | | Time to enter any STOP Mode | | | | | | N | /A | | | | | 12.1 | ms | - 1. If RTSS-HE is powered down, then the LPCPI, LPI2S, LPPDM, and LPSPI in the same subsystem are also powered down. - 2. WFI: Wait for Interrupt. - 3. At ACLK = 100 MHz, HCLK = 100 MHz. - 4. At ACLK = 100 MHz, HCLK = 50 MHz, PCLK = 25 MHz. - 5. Wake interrupt source is LPTIMER. #### 5.2.3 Power Sequence Figure 5-1 shows the power-up and power-down sequencing of the device. Figure 5-1 Power-Up/Power-Down Sequencing The following restrictions and considerations apply to Figure 5-1 Power-Up/Power-Down Sequencing: - The power supply ramp-up time (10% to 90%) must be between 1 $\mu$ s and 1 ms. - During power-up phase, the VDD\_BATT and VDD\_MAIN power supplies (must be connected to each other on circuit board) must come up at the same time or before the other supplies. All other power supplies can come up in any order. - During power-down phase, the VDD\_BATT and VDD\_MAIN power supplies (must be connected to each other on circuit board) must come down at the same time or after the other supplies. All other power supplies can come down in any order. - The low-frequency S32K CLK comes up after VDD BATT. - The high-frequency HFOSC\_CLK comes up after DC-DC converter is stable. #### **5.2.4 Reference Voltage Characteristics** Table 5-6 presents reference voltage characteristics. **Table 5-6 Reference Voltage Characteristics** | | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|-------------------------------------------------|------------|-----|-----|-----|--------| | V <sub>REFBUF_OUT</sub> | Voltage reference output | | 1.7 | 1.8 | 1.9 | V | | TRIM | Trim step resolution | | | 6 | 7 | mV | | C <sub>LOAD</sub> | Load capacitor | | 0.8 | 1 | | μF | | ESR | Equivalent series resistor of C <sub>LOAD</sub> | | | | 0.2 | Ω | | I <sub>LOAD</sub> | Static load current | | | | 10 | mA | | I <sub>LINE_REG</sub> | Line regulation | | | 100 | 400 | ppm/V | | T <sub>Coeff</sub> | Temperature coefficient | | | 50 | | ppm/°C | | | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------|------------------------------------------------------------------|--------------------------|-----|-----|-----|------| | DCDD Down and weight a setion | Dower cumply rejection ratio | DC | 40 | 60 | | dB | | PSRR | Power supply rejection ratio | 100 kHz | 20 | 30 | | dB | | t <sub>START</sub> | Start-up time | | | | 100 | μs | | 1 | V consumption from V | I <sub>LOAD</sub> = 0 μA | | 200 | 250 | μΑ | | <sup>I</sup> DDA(VREFBUF) | A(VREFBUF) V <sub>REFBUF</sub> consumption from V <sub>DDA</sub> | | | 1.2 | | mA | # **5.2.5 Electrical Sensitivity Characteristics** Table 5-7 presents Electrostatic Discharge (ESD) characteristics of the device. **Table 5-7 ESD Characteristics** | | Parameter | Conditions | Package | Value | Unit | |--------------------|---------------------------------------------------|--------------------------------|---------|-------|------| | ESD <sub>HBM</sub> | All pins except for ones listed in <sup>(1)</sup> | ESD Human Body Model (HBM) | FBGA | ±2000 | V | | ESD <sub>CDM</sub> | All pins | ESD Charged Device Model (CDM) | FBGA | ±250 | V | <sup>1.</sup> ESD<sub>HBM</sub> for HFXO\_P, HFXO\_N, LFXO\_P, and LFXO\_N pins: ±1000 V Table 5-8 presents latch-up characteristics of the device. **Table 5-8 Latch-up Characteristics** | Parameter | | Conditions | Value | Unit | |----------------------------------------|--|-------------------|-------|------| | I <sub>LU</sub> Latch-Up current level | | Per JEDEC JESD 78 | ±100 | mA | #### 5.3 Clock Characteristics #### 5.3.1 External Clock Source Characteristics Table 5-9 presents the HFXO external clock source characteristics. **Table 5-9 External HFXO Clock Source Characteristics** | | Parameter | | | Max | Unit | |------------------|-----------------------------------------------------|---|------|-----|------| | f <sub>c</sub> | Frequency | | 38.4 | | MHz | | C <sub>CS</sub> | On chip shunt capacitance (programmable by SE only) | 4 | | 20 | pF | | I <sub>CC</sub> | Current consumption at 3 V | | 75 | | μΑ | | t <sub>j</sub> | Period jitter | | | 1 | ps | | t <sub>s</sub> | Start-up time | | 200 | | μs | | t <sub>acr</sub> | Frequency accuracy | | 25 | | ppm | Table 5-10 presents the LFXO external clock source characteristics. **Table 5-10 External LFXO Clock Source Characteristics** | Parameter | | | Тур | Max | Unit | |-----------------|------------------------------------------|---|--------|-----|------| | f <sub>c</sub> | Frequency | | 32.768 | | | | C <sub>CS</sub> | On chip shunt capacitance (programmable) | 2 | 2 18 | | pF | | I <sub>CC</sub> | Current consumption at 3 V | | 150 | | nA | | t <sub>s</sub> | Start-up time | | 0.1 | 0.5 | S | | Parameter | | Min | Тур | Max | Unit | |------------------|--------------------|-----|-----|-----|------| | t <sub>acr</sub> | Frequency accuracy | | 250 | | ppm | #### **5.3.2 Internal Clock Source Characteristics** Table 5-11 presents the HFRC internal clock source characteristics. **Table 5-11 Internal HFRC Clock Source Characteristics** | | Parameter | | | Max | Unit | |-----------------|------------------------------------------------------|----|-------|------|------| | f <sub>c</sub> | Frequency at 25 °C and VDD_BATT = 3 V (uncalibrated) | 65 | 76.8 | 88.8 | MHz | | f <sub>cs</sub> | Calibration step | | 0.768 | | MHz | | t <sub>s</sub> | Start-up time | | 0.5 | 1 | μs | | t <sub>j</sub> | Frequency variation over temperature and voltage | -2 | | 2 | % | | I <sub>CC</sub> | Current consumption | | 1.1 | | μΑ | | t <sub>pi</sub> | RMS period jitter | | 42 | | ps | Table 5-12 presents the LFRC internal clock source characteristics. **Table 5-12 Internal LFRC Clock Source Characteristics** | Parameter | | | Тур | Max | Unit | |------------------------------------------------------------------------|--------------------------------------------------|----|------|-----|------| | f <sub>c</sub> Frequency at 25 °C and VDD_BATT = 3 V (factory trimmed) | | | 32.7 | | kHz | | t <sub>j</sub> | Frequency variation over temperature and voltage | -4 | | 4 | % | #### 5.3.3 PLL Characteristics Table 5-13 presents the PLL characteristics. **Table 5-13 PLL Characteristics** | | Parameter | | | Max | Unit | |--------------------------|-----------------------------------------------------|--|------|-----|------| | $f_{C_IN}$ | f <sub>C IN</sub> Input clock frequency (HFXO only) | | 38.4 | | MHz | | f <sub>C_OUT</sub> | Output clock frequency | | 800 | | MHz | | t <sub>SET</sub> | Settling time | | 20 | | μs | | $f_{DC}$ | Output clock duty cycle | | 50 | | % | | t <sub>j(CLK)</sub> | Output clock jitter (period jitter) | | | 2 | ps | | I <sub>CC</sub> | Current consumption at 3 V supply | | 0.6 | | mA | | I <sub>CC(PWR-DWN)</sub> | Power-down current consumption | | | 0.1 | μΑ | # **5.4 Memory Characteristics** Table 5-14 presents MRAM characteristics. #### **Table 5-14 MRAM Characteristics** | | Parameter | Con | ditions | Min | Тур | Max | Unit | |-----------------------|--------------------------|---------------------------------------------------------------------------|----------------------------|-----|------|-----------|--------------| | | | 3.3 V device Write | | | 30 | | mA | | I <sub>MRAM</sub> | MRAM current consumption | supply. 25 °C ambient | Read | | 10 | | mA | | | | temperature. | Power down | | 50 | | μΑ | | N <sub>MRAMR</sub> | Number of read cycles | | | | | Unlimited | Cycles | | N <sub>MRAME</sub> | Number of erase cycles | | | | | 100000 | Cycles | | t <sub>MRAMW16</sub> | Write time, non-DMA | Write operation<br>(minimum numb<br>that can be write<br>write operation) | per of bytes<br>ten in one | | 51.6 | | μs | | | | Effective write time and rate | | | 3.22 | | μs | | | | | | | 0.31 | | MB/s | | t <sub>MRAMWDMA</sub> | Write time, DMA | DMA write operation, 128<br>bytes (maximum DMA cycle<br>payload) | | | 56.1 | | μs | | | | Effective write ti | me and rate | | 438 | | ns<br>NAD /a | | | | | | | 2.28 | | MB/s | | t <sub>MRAMR16</sub> | Read time | Read operation, | 16 bytes | 69 | | 276 | ns | | L IVIIIAIVIII 10 | | , , , | , | 58 | | 232 | MB/s | Table 5-15 presents SRAM characteristics. **Table 5-15 SRAM Characteristics** | Memory | Transaction Data | Achievable Read Throughput (MB/s) Read Originating from: | Achievable Write Throughput (MB/s) Write Originating from: | |--------|------------------|----------------------------------------------------------|------------------------------------------------------------| | Block | Width (Bytes) | M55-HE at | M55-HE at | | | | 160 MHz | 160 MHz | | SRAM0 | 8 | 558 | 731 | | SRAM1 | N/A | N/A | N/A | | SRAM2 | N/A | N/A | N/A | | SRAM3 | N/A | N/A | N/A | | SRAM4 | 4 | 640 | 640 | | SRAM5 | 8 | 1,280 | 1,278 | # 5.5 I/O Buffer Characteristics # **5.5.1 I/O Parameter Test Conditions** Unless otherwise specified, typical values are taken at $t_a$ = 25 °C and typical supply voltages as specified in Table 5-4 General Operating Conditions. Where statistical variation is relevant and unless otherwise specified, typical values represent parts at the mean of the distribution. Unless otherwise specified the minimum and maximum values are taken across the full temperature and voltage range. Where statistical variation is relevant and unless otherwise specified, minimum and maximum values represent parts that are three standard deviations away from the mean of the distribution. All values are based on laboratory characterization. #### 5.5.2 LVCMOS DC Specifications Table 5-16 presents the LVCMOS I/O DC specifications. Table 5-16 LVCMOS DC Specifications (1.8 V Logic) | | Parameter | Min | Тур | Max | Unit | | | | | | |---------------------|-------------------------------------|-------------------|-----|-------------------|------|--|--|--|--|--| | Input | | | | | | | | | | | | V <sub>IH</sub> | Input logic high voltage | 0.65 × VDD_IO_1V8 | | VDD_IO_1V8 + 0.3 | V | | | | | | | V <sub>IL</sub> | Input logic low voltage | -0.3 | | 0.35 × VDD_IO_1V8 | V | | | | | | | R <sub>pu</sub> | Input pull-up resistance | | 50 | | kΩ | | | | | | | R <sub>pd</sub> | Input pull-down resistance | | 50 | | kΩ | | | | | | | Output | | | | | | | | | | | | V <sub>OH(DC)</sub> | DC Output logic high voltage | VDD_IO_1V8 - 0.4 | | | V | | | | | | | V <sub>OL(DC)</sub> | DC Output logic low voltage | | | 0.4 | V | | | | | | | I <sub>OL</sub> | Output drive current (programmable) | | | 2, 4, 8, or 12 | mA | | | | | | ### 5.5.3 Dual-Voltage (Flex) LVCMOS DC Specifications Table 5-17 presents the dual-voltage (Flex) LVCMOS I/O DC specifications. Table 5-17 Dual-Voltage (Flex) LVCMOS DC Specifications (1.8 V / 3.3 V Logic) | | Parameter | Min | Тур | Max | Unit | |---------------------|-------------------------------------|----------------------------------|-----|----------------------------------|------| | Input | | | | | | | V <sub>IH</sub> | Input logic high voltage | 0.65 × VDD_IO_FLEX (1) | | VDD_IO_FLEX <sup>(1)</sup> + 0.3 | V | | V <sub>IL</sub> | Input logic low voltage | -0.3 | | 0.35 × VDD_IO_FLEX (1) | V | | R <sub>pu</sub> | Input pull-up resistance | | 50 | | kΩ | | R <sub>pd</sub> | Input pull-down resistance | | 50 | | kΩ | | Output | | | | | | | V <sub>OH(DC)</sub> | DC Output logic high voltage | VDD_IO_FLEX <sup>(1)</sup> - 0.4 | | | V | | V <sub>OL(DC)</sub> | DC Output logic low voltage | | | 0.4 | V | | I <sub>OL</sub> | Output drive current (programmable) | | | 2, 4, 8, or 12 | mA | <sup>1.</sup> The voltage supply can be 1.8 V or 3.3 V. #### 5.5.4 MIPI DSI DC Specifications The DSI interface (DSIPHY port type) electrical characteristics are compliant with MIPI Alliance Specification for D-PHY v1.2. # 5.5.5 USB DC Specifications The USB interface (USBPHY port type) electrical characteristics are compliant with Universal Serial Bus Specification Revision 2.0. # 5.6 Analog Peripherals Characteristics #### 5.6.1 ADC Characteristics Table 5-18 presents the ADC12 electrical characteristics. **Table 5-18 ADC12 Electrical Characteristics** | F | Parameter | Conditions | | | Min | Тур | Max | Unit | |------------------|---------------------------|------------------------------------------|--------------------------|---------------------------------------------|---------------------------|-------|-------|------| | RES | Resolution | | | | | 12 | | Bits | | f <sub>s</sub> | Operational speed | L | | | 312 | | 5000 | kHz | | E <sub>G</sub> | Gain error (calibrated) | Internal ADC voltage supply = 1.8 V from | | | | 6.1 | | LSB | | E <sub>O</sub> | Offset error | external 3.3 V | | | | 0.41 | | LSB | | E <sub>L</sub> | Integral nonlinearity | supply (DC-DC) | | | | | З | LSB | | E <sub>D</sub> | Differential nonlinearity | | | | | | 2 | LSB | | | | Internal ADC | | 1.25 MSPS (2.5 MHz, Ave <sup>(1)</sup> = 2) | | 9.25 | | | | | | | Cinalo | 0.5 MSPS (1 MHz, Ave = 2) | | 9.65 | | | | | | | voltage | Single-<br>ended | 1.0 MSPS (5 MHz, Ave = 4) | | 10.00 | | | | Tff a still a | reference = 1.8 V | criaca | 0.625 MSPS (2.5 MHz, Ave = 4) | | 10.00 | | | | | Effective number of | | | 0.25 MSPS (1 MHz, Ave = 4) | | 10.15 | | Bits | | ENOB | bits | | | 1.25 MSPS (2.5 MHz, Ave = 2) | | 10.25 | | DILS | | | bits | Ambient | | 0.5 MSPS (1 MHz, Ave = 2) | | 10.50 | | | | | | temperature = | Differential | 1.0 MSPS (5 MHz, Ave = 4) | | 11.00 | | | | | | 25 °C | Differential | 0.625 MSPS (2.5 MHz, Ave = 4) | | 11.00 | | | | | | | | 0.25 MSPS (1 MHz, Ave = 4) | | 11.25 | | | | SNR | Signal-to- | | Single-<br>ended | 1.25 MSPS (2.5 MHz, Ave = 2) | | 58.8 | | dB | | | noise ratio | | Differential | | | 64.8 | | | | T <sub>HD</sub> | Total<br>harmonic | | Single-<br>ended | 1.25 MSPS (2.5 MHz, Ave = 2) | | -63.3 | | dB | | | distortion | | Differential | | | -68.8 | | | | | Current | | f <sub>s</sub> = 5 MHz | | | 0.50 | 0.80 | m 1 | | I <sub>DDA</sub> | consumption | | f <sub>s</sub> = 2.5 MHz | | | 0.30 | 0.47 | mA | <sup>1.</sup> Ave: Averaging factor Table 5-19 presents the ADC24 electrical characteristics. #### **Table 5-19 ADC24 Electrical Characteristics** | | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------|---------------------------------------------|-----------------------------------------------------|---------|-----|------|-----|----------| | RES | Resolution | 1.1.1.00 | | | 24 | | Bits | | f <sub>s</sub> | Sampling rate | Internal ADC voltage supply = 1.8 V | | 1 | | 16 | kSPS | | E <sub>G</sub> | Gain error | provided by on-die DC-DC with external 3.3 V supply | | | 1.5 | | % of FSR | | E <sub>O</sub> | Offset error | errial 5.5 v supply | | | 50 | | μV | | _ | Total harmonic Internal ADC voltage referen | Internal ADC valtage reference = 1.8 V | 1 kSPS | | -80 | | dB | | T <sub>HD</sub> | distortion | Internal ADC voltage reference = 1.8 V | 16 kSPS | | -74 | | uь | | SNR | Cignal to maica ratio | Differential mode, PGA off | 1 kSPS | | 106 | | dB | | SINK | Signal to noise ratio | Ambient temperature = 25 °C | 16 kSPS | | 93.5 | | ив | | | Current | | | | 0.45 | 1.0 | mA | | IDDA | consumption | | | | 0.43 | 1.0 | IIIA | #### 5.6.2 DAC12 Characteristics Table 5-20 presents the DAC12 electrical characteristics. #### **Table 5-20 DAC12 Electrical Characteristics** | | Parameter | Condit | ions | Min | Тур | Max | Unit | |------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|------|-----|------| | RES | Resolution | | | | 12 | | Bits | | f <sub>c</sub> | Conversion rate | lateral ADC valters are sound. | | | | 1.0 | kHz | | I <sub>OUT</sub> | Output drive current | <ul> <li>Internal ADC voltage supply =</li> <li>1.8 V provided by on-die DC-</li> <li>DC with external 3.3 V supply</li> </ul> | High-performance mode | | | 1.5 | mA | | _ | Gain error | De with external 3.5 v supply | High-performance mode | | 1.5 | | % of | | E <sub>G</sub> | Lo | Low-power mode | | 1.5 | | FSR | | | _ | Officet error | Internal ADC voltage | High-performance mode | | 0.14 | | % of | | E <sub>Off</sub> | Offset error | reference = 1.8 V | Low-power mode | | 0.01 | | FSR | | 1 | Current | Ambient temperature - 25 °C | High-performance mode | | 2.0 | | mA | | IDDA | consumption | Ambient temperature = 25 °C | Low-power mode | | 150 | | μΑ | | INII | Integral | | High-performance mode | -2 | | 3.2 | LSB | | INL | nonlinearity | | Low-power mode | -1.5 | | 2.6 | LSB | | DNII | Differential | | High-performance mode | -2.2 | | 1.5 | LCD | | DNL | nonlinearity | | Low-power mode | -1.1 | | 1.8 | LSB | #### 5.6.3 CMP Characteristics Table 5-21 presents the high-speed comparator electrical characteristics. #### **Table 5-21 CMP Electrical Characteristics** | | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|--------------------------------|---------------------------------------------------------------------|------|-----|--------------------------|------| | V <sub>IN</sub> | Comparator input voltage range | | -0.3 | | VDD <sup>(1)</sup> + 0.3 | V | | V <sub>OFFSET_IN</sub> | Input offset | Full common mode range | | | 20 | mV | | I <sub>CC</sub> | Current consumption | High-speed mode | | | 200 | μΑ | | V <sub>HYS</sub> | Hysteresis | $0.7 \text{ V} \le \text{Vin} \le \text{VDD}^{(1)} - 0.7 \text{ V}$ | 5 | | 30 | mV | | I <sub>bias</sub> | Comparator input bias current | | | | 10 | nA | | t <sub>RES</sub> | Response time | High-speed mode | | | 5 | ns | 1. Power supply from LDO-5. For more information on configuration, refer to the CMP\_COMP\_REG2[ANA\_PERIPH\_LDO\_CONT] register field in the corresponding series-specific Hardware Reference Manual. #### **5.6.4 LPCMP Characteristics** Table 5-22 presents the low power comparator electrical characteristics. # **Table 5-22 LPCMP Electrical Characteristics** | | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------------------------------|-------------------------------|---------------------------------------|------|-----|------------------------|------| | V <sub>DDA</sub> Analog supply voltage (from VDD_IO_1V8) | | | 1.62 | 1.8 | 1.98 | V | | V <sub>IN</sub> Comparator input voltage range | | | -0.3 | | V <sub>DDA</sub> + 0.3 | V | | V <sub>OFFSET_IN</sub> | Input offset | Full common mode range | | | 20 | mV | | I <sub>CC</sub> | Current consumption | Low power mode | | | 20 | μΑ | | V <sub>HYS</sub> | Hysteresis | 0.7 V ≤ Vin ≤ V <sub>DDA</sub> -0.7 V | 5 | | 30 | mV | | I <sub>bias</sub> | Comparator input bias current | | | | 10 | nA | | t <sub>RES</sub> | Response time | Low power mode | | | 10 | μs | # **5.7 Timing Characteristics** # **5.7.1 Timing Test Conditions** Table 5-23 shows general description of used symbols, adopted standards, terminology, and test process. Unless otherwise specified, all timing parameters are characterized assuming load capacitance of 10 pF. **Table 5-23 Timing Test Conditions** | Parameter | Description | |------------------------|-----------------------------------------------------------------| | f <sub>op</sub> | Operating frequency | | t <sub>c</sub> | Cycle time (period) | | t <sub>d</sub> | Delay time | | t <sub>dsbl</sub> | Disable time | | t <sub>en</sub> | Enable time | | t <sub>h</sub> | Hold time | | t <sub>s</sub> | Setup time | | t <sub>tr</sub> | Transition time | | t <sub>v</sub> | Valid time | | t <sub>pd</sub> | Pulse duration | | t <sub>F</sub> | Fall time | | $t_R$ | Rise time | | V <sub>OH</sub> | High-level output voltage | | V <sub>OL</sub> | Low-level output voltage | | V <sub>IH</sub> | High-level input voltage | | V <sub>IL</sub> | Low-level input voltage | | V <sub>REF</sub> | Reference voltage | | t <sub>RES</sub> | Timer resolution time | | RES | Timer resolution | | t <sub>P_COUNTER</sub> | Counter clock period | | t <sub>MAX_COUNT</sub> | Maximum possible count | | f <sub>(baud)</sub> | Maximum programmable baud rate | | t <sub>(BUF)</sub> | Bus free time | | start | Start bit | | C <sub>b</sub> | Capacitive load | | Dc | Duty cycle | | JIT | Jitter | | t <sub>CAS</sub> | Clock after START condition | | t <sub>CBT</sub> | Clock before STOP condition | | t <sub>CASr</sub> | Clock after repeated START | | t <sub>CBSr</sub> | Clock before repeated START | | t <sub>MMovrLAP</sub> | Current master to secondary master overlap time during hand off | | t <sub>MMLOCK</sub> | Time internal where new master not driving SDA low | | t <sub>BAC</sub> | Bus available condition | | T <sub>BIC</sub> | Bus idle condition | #### 5.7.2 Timers and Counters # **5.7.2.1 LPTIMER Timing Characteristics** Table 5-24 and Figure 5-2 present the LPTIMER timing characteristics. **Table 5-24 LPTIMER Timing Characteristics** | No | | Parameter | Min | Тур | Max | Unit | | | | | | |-----------|---------------------------------------------------------------------------------------------------------|---------------------------------------------|-----------|--------|---------------------|--------|--|--|--|--|--| | Condition | Condition: f <sub>LPTIM_CLK</sub> = 128 kHz (see Table 5-12 Internal LFRC Clock Source Characteristics) | | | | | | | | | | | | LPTM1 | t <sub>RES</sub> | Timer resolution time | | 7.8 | | μs | | | | | | | LPTM2 | t <sub>P_COUNTER</sub> | Cycle time counter | 1 | | 2 <sup>32</sup> - 1 | counts | | | | | | | LPTM3 | t <sub>MAX_COUNT</sub> | | | | | S | | | | | | | Condition | f <sub>LPTIM_CLK</sub> = 32.768 kHz (se | ee Table 5-10 External LFXO Clock Source Ch | aracteris | stics) | | | | | | | | | LPTM1 | t <sub>RES</sub> | Timer resolution time | | 30.5 | | μs | | | | | | | LPTM2 | t <sub>P_COUNTER</sub> | Cycle time counter | 1 | | 2 <sup>32</sup> - 1 | counts | | | | | | | LPTM3 | t <sub>MAX_COUNT</sub> | Maximum possible count per timer | | | 120000 | S | | | | | | Figure 5-2 LPTIMER Timing Diagram # **5.7.2.2 UTIMER Timing Characteristics** Table 5-25 and Figure 5-3 present the UTIMER timing characteristics. **Table 5-25 UTIMER Timing Characteristics** | No | F | Parameter | Min | Тур | Max | Unit | |-----------|-----------------------------------|-----------------------|----------------------|-----|---------------------|--------| | Condition | : f <sub>UTIM_CLK</sub> = 400 MHz | | | | | | | UTM1 | t <sub>RES</sub> | Times resolution time | | 2.5 | | ns | | UTM2 | t <sub>P_COUNTER</sub> | Cycle time counter | 1 | | 2 <sup>32</sup> - 1 | counts | | UTM3 | t <sub>PERIOD</sub> | Timer period | 5 × 10 <sup>-9</sup> | | 10.74 | S | Figure 5-3 UTIMER Timing Diagram # 5.7.2.3 QEC Timing Characteristics Table 5-26 and Figure 5-4 present the QEC timing characteristics. **Table 5-26 QEC Timing Characteristics** | No | | Parameter | Min | Max | Unit | |------|-------------------------|-------------------------------------------------|-----|-----|------| | QEC1 | t <sub>pd_QEC_in</sub> | Pulse duration, QEC input | 10 | | ns | | QEC2 | t <sub>pd_QEC-IH</sub> | Pulse duration, QEC index input high | 10 | | ns | | QEC3 | t <sub>pd_QEC-IL</sub> | Pulse duration, QEC index input low | 10 | | ns | | QEC4 | t <sub>pd_QEC-SH</sub> | Pulse duration, QEC strobe high | 10 | | ns | | QEC5 | t <sub>pd_QEC-SL</sub> | Pulse duration, QEC strobe low | 10 | | ns | | QEC6 | t <sub>d QEC-CNTR</sub> | Delay time, external clock to counter increment | | 10 | ns | **Figure 5-4 QEC Timing Diagram** # **5.7.3 Communication Peripherals** # 5.7.3.1 CANFD Timing Characteristics Table 5-27 presents the CANFD timing characteristics. #### **Table 5-27 CANFD Timing Characteristics** | No | | Parameter | Min | Max | Unit | |------|-------------------------|-----------------------------------------------|-----|-----|------| | CAN1 | f <sub>(baud)</sub> | (baud) Maximum programmable baud rate | | 10 | Mbps | | CAN2 | t <sub>d_shift_TX</sub> | Delay time, transmit shift register to Tx pin | | 10 | ns | | CAN3 | t <sub>d_RX_shift</sub> | Delay time, Rx pin to receive shift register | | 30 | ns | # 5.7.3.2 I2C Timing Characteristics Table 5-28 and Figure 5-5 present the I2C timing characteristics. # **Table 5-28 I2C Timing Characteristics** | <b>N</b> 1- | | Parameter - | | 1) | FS <sup>(2</sup> | FS <sup>(2)</sup> FM | | FM+ <sup>(3)</sup> | | S(3) | Hait | |-------------|--------------------------------------|------------------------------------------------------|-------------------------------|-------|-------------------------------|----------------------|-------------------------------|--------------------|-----|------|------| | No | | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | t <sub>c_SCL</sub> | Cycle time | 10 | | 2.5 | | 1 | | | | μs | | 12C2 | t <sub>pd_SCL</sub> - | Pulse duration, SCL<br>high | | 0.450 | | 1.320 | | 0.500 | | | μs | | 12C3 | t <sub>pd_SCL</sub> - | Pulse duration, SCL low | | 0.450 | | 1.320 | | 0.500 | | | μs | | 12C4 | t <sub>R_SDA_</sub><br>SCL | Rise time of SDA and SCL signals | 20 | 300 | 20 | 300 | 20 | 120 | | | ns | | I2C5 | t <sub>F_SDA_</sub><br>SCL | Fall time of SDA and SCL signals | See table note <sup>(1)</sup> | 300 | See table note <sup>(1)</sup> | 300 | See table note <sup>(1)</sup> | 120 | | | ns | | 12C6 | t <sub>s_SDA_</sub><br>SCL | Setup time, SDA to<br>SCL | | 0.1 | | 0.1 | | 0.1 | | | μs | | 12C7 | t <sub>h_SDA_</sub><br>SCL | Hold time, SDA to SCL | | | | | | | | | μs | | 12C8 | t <sub>s_SCL_</sub><br>start | Setup time, SCL to repeated START condition | | 0.6 | | 0.26 | | 0.26 | | | μs | | 12C9 | t <sub>h_start_</sub><br>SCL | Hold time, START condition to SCL | | 0.6 | | 0.26 | | 0.26 | | | μs | | I2C10 | t <sub>h_SCL_</sub> | Setup time, SCL to STOP condition | | 0.6 | | 0.26 | | 0.26 | | | μs | | I2C11 | t <sub>BUF</sub> _<br>start_<br>stop | Bus free time<br>between STOP and<br>START condition | | 1.3 | | 0.5 | | 0.5 | | | μs | | | C <sub>b_bus</sub> | Capacitive load for each bus line | | 50 | | 50 | | 50 | | 100 | pF | <sup>1.</sup> $20 \times (VDD\_IO\_1V8 \div 5.5 V)$ <sup>2.</sup> Supported by I2C and LPI2C modules <sup>3.</sup> Supported only by I2C modules #### Figure 5-5 I2C Timing Diagram # 5.7.3.3 I2S Timing Characteristics Table 5-29 and Figure 5-6 present the I2S timing characteristics. **Table 5-29 I2S Timing Characteristics** | No | | Parameter | Min | Тур | Max | Unit | |-------|----------------------------|-------------------------------------------|------|-----|--------------------------|------| | | f <sub>op_SCK</sub> | Operation frequency, SCK (serial clock) | 2.27 | 2.5 | 2.78 | MHz | | 1253 | t <sub>c_SCK</sub> | Cycle time, SCK (serial clock) | 440 | 400 | 360 | ns | | 1254 | t <sub>pd_SCK-H</sub> | Pulse duration, SCK high | 160 | | | ns | | 12S5 | t <sub>pd_SCK-L</sub> | Pulse duration, SCK low | 160 | | | ns | | 1256 | t <sub>d_SCK_WS</sub> | Delay time, SCK output low to WS valid | | | $0.8 \times t_{c\_SCK}$ | ns | | 1257 | t <sub>d_SCK_SDOUT</sub> | Delay time, SCK output low to SDOUT valid | | | 0.8 × t <sub>c_SCK</sub> | ns | | 1258 | t <sub>s_SDIN_master</sub> | Setup time, SDIN master mode | 60 | | | ns | | 1259 | t <sub>s_SDIN_slave</sub> | Setup time, SDIN slave mode | 60 | | | ns | | I2S10 | t <sub>h_SDIN_master</sub> | Hold time, SDIN master mode | 100 | | | ns | | I2S11 | t <sub>h_SDIN_slave</sub> | Hold time, SDIN slave mode | 0 | | | ns | Figure 5-6 I2S Master Mode Timing Diagram # 5.7.3.4 I3C Timing Characteristics Table 5-30, Table 5-31, Figure 5-7, and Figure 5-8 present the I3C timing characteristics. **Table 5-30 I3C Open Drain Timing Characteristics** | No | Parameter | | Mode | Min | Max | Unit | |------|-----------------------|-------------------------|--------|-----|-----|------| | I3C1 | t <sub>pd_SCL-L</sub> | Pulse duration, SCL low | Master | 200 | | ns | | No | | Parameter | Mode | Min | Max | Unit | |-------|-----------------------|-----------------------------------------------------------------|--------|--------|-----|------| | I3C2 | t <sub>pd_SCL-H</sub> | Pulse duration, SCL high | Master | 200 | | ns | | I3C3 | t <sub>F_SDA</sub> | Fall time, SDA | Master | | 11 | ns | | 13C4 | t <sub>s_SDA-OD</sub> | Setup time, SDA open drain | Master | 3 | | ns | | 13C5 | t <sub>CAS</sub> | Clock after START condition | Master | 38.4 | | ns | | 13C6 | t <sub>CBT</sub> | Clock before STOP condition | Master | 19.2 | | ns | | I3C7 | t <sub>MMovrLAP</sub> | Current master to secondary master overlap time during hand off | Master | 212 | | ns | | 13C8 | t <sub>BAC</sub> | Bus available condition | Master | 1000 | | ns | | 13C9 | T <sub>BIC</sub> | Bus idle condition | Master | 200000 | | ns | | I3C10 | t <sub>MMLOCK</sub> | Time internal where new master not driving SDA Low | Master | 1000 | | ns | # **Table 5-31 I3C Push-Pull Timing Characteristics** | NO. | | PARAMETER | MODE | MIN | MAX | UNIT | |-------|------------------------|----------------------------------------|-------------------------|--------|-------|------| | I3C1 | t <sub>c</sub> | Cycle time, SCL | Master | 100000 | 77.52 | ns | | 13C2 | t <sub>pd_SCL-L</sub> | Pulse duration, SCL low | Master | 32 | | ns | | 13C4 | t <sub>pd_SCL-H</sub> | Pulse duration, SCL high | Master | 32 | | ns | | 13C5 | t <sub>d_SCL_SDA</sub> | Delay time, SCL to SDA out | Master | | 12 | ns | | 13C6 | t <sub>R SCL</sub> | Rise time, SCL | Master | | 12 | ns | | I3C7 | t <sub>F_SCL</sub> | Fall time, SCL | Master | | 12 | ns | | I3C8 | th_SDA | Hold time, SDA | Master in push-<br>pull | 15 | | ns | | 13C9 | ts_SDA | Setup time, SDA | Master in push-<br>pull | 15 | | ns | | I3C10 | t <sub>CASr</sub> | Clock after repeated START | Master | 19.2 | | ns | | I3C11 | t <sub>CBSr</sub> | Clock before repeated START | Master | 19.2 | | ns | | | C <sub>b</sub> | Capacitive load per bus line (SDA/SCL) | Master,<br>Slave | 50 | | pf | # Figure 5-7 I3C Open Drain Timing Diagram #### Figure 5-8 I3C Push-Pull Timing Diagram # **5.7.3.5 PDM Timing Characteristics** Table 5-32 and Figure 5-9 present the PDM timing characteristics. **Table 5-32 PDM Timing Characteristics** | No | | Parameter | | Тур | Max | Unit | |--------|----------------------|------------------------------|-------|------|-----|------------------------| | | f <sub>OP</sub> | Operating frequency, PDM_CLK | 0.128 | | 4.8 | MHz | | PDM2 | + | Dulco duration CLV high | | 10.1 | | % of total | | PDIVIZ | t <sub>W_CLK_H</sub> | Pulse duration, CLK high | | 48.4 | | f <sub>OP</sub> period | | PDM3 | | Dulco duration CLK law | | 48.4 | | % of total | | PDIVIS | t <sub>W_CLK_L</sub> | Pulse duration, CLK low | | 48.4 | | f <sub>OP</sub> period | | PDM4 | t <sub>SU_DAT</sub> | Setup time, DAT | 65 | | | ns | | PDM5 | t <sub>H_DAT</sub> | Hold time, DAT | 0 | | | ns | Figure 5-9 PDM Timing Diagram # 5.7.3.6 SPI Timing Characteristics Table 5-33, Figure 5-10, and Figure 5-11 present the SPI timing characteristics. **Table 5-33 SPI Timing Characteristics** | No | Parameter | | | Min | Тур | Max | Unit | |-------------------------|---------------------|------------------|-------|-----|-----|-----|------| | SP1 t <sub>c scik</sub> | Cyclo timo SCLK | SPI | 20 | | | ns | | | 371 | <sup>t</sup> c_SCLK | Cycle time, SCLK | LPSPI | 40 | | | ns | | SP2 | t <sub>R SCLK</sub> | Rise time, SCLK | | | | 3 | ns | | SP3 | t <sub>F_SCLK</sub> | Fall time, SCLK | | | | 3 | ns | | No | | Parameter | | Тур | Max | Unit | |------|--------------------------|---------------------------|---------------------------|-----|-----|------| | SP4 | t <sub>pd_CLK-L</sub> | Pulse duration, SCLK low | $0.45 \times t_{c\_SCKL}$ | | | ns | | SP5 | t <sub>pd_CLK-H</sub> | Pulse duration, SCLK high | $0.45 \times t_{c\_SCKL}$ | | | ns | | SP6 | t <sub>s_SS</sub> | Setup time, SS | | | 3 | ns | | SP7 | t <sub>h_SS</sub> | Hold time, SS | 0.5 | 0.6 | 0.8 | ns | | SP8 | t <sub>s_MISO_SCLK</sub> | Setup time, MISO to SCLK | 3 | | | ns | | SP9 | t <sub>h_MISO_SCLK</sub> | Hold time, MISO to SCLK | 3 | | | ns | | SP10 | t <sub>d_MOSI_SS</sub> | Delay time, MOSI to SS | 3 | | | ns | | SP11 | t <sub>d MOSI SCLK</sub> | Delay time, MOSI to SCLK | 3 | | | ns | Figure 5-10 SPI Receive Timing Diagram Figure 5-11 SPI Transmit Timing Diagram # 5.7.3.7 UART Timing Characteristics Table 5-34 and Figure 5-12 present the UART timing characteristics. **Table 5-34 UART Timing Characteristics** | No | | Parameter | | | Max | Unit | |-----|--------------------------|------------------------------------------------|--|-----|-----|------| | | f <sub>(baud)</sub> | Maximum programmable baud rate | | | 2.5 | Mbps | | UT2 | t <sub>d_CTS_ST_TX</sub> | Delay time, receive CTSn low to start bit low | | 100 | 200 | ns | | UT3 | t <sub>pd_ST_TX</sub> | Pulse duration, transmit start bit, low | | 400 | 400 | ns | | UT4 | t <sub>pd_DAT_TX</sub> | Pulse duration, transmit data bit, high or low | | 400 | 400 | ns | | UT5 | t <sub>pd_ST_RX</sub> | Pulse duration, receive start bit, low | | 400 | 400 | ns | | UT6 | t <sub>pd_DAT_RX</sub> | Pulse duration, receive data bit, high or low | | 400 | 400 | ns | TXD UT3 UT4 TXD Start Bit Data Bits UT5 UT6 Figure 5-12 UART Timing Diagram #### 5.7.3.8 USB Timing Characteristics The USB interface timing characteristics are compliant with Universal Serial Bus Specification Revision 2.0. Data Bits # 5.7.4 External Memory Interfaces # 5.7.4.1 OSPI Timing Characteristics Table 5-35, Figure 5-13, Figure 5-14, and Figure 5-15 present the OSPI timing characteristics. Start Bit **Table 5-35 OSPI Timing Characteristics** | No | | Parameter | | Min | Тур | Max | Unit | |----------|---------------------------|-------------------------------------|-----------------------|---------------------------|----------------------------|--------------------------|------| | OSPI Cor | mmon Paramete | rs | | | | | | | | f <sub>op</sub> | Operating frequency | | 80 | 100 <sup>(1)</sup> | 120 | MHz | | 02 | t <sub>c_CLK</sub> | Cycle time, CLK | | 12.5 | 10 | 8.33 | ns | | 03 | t <sub>pd_CLK-H</sub> | Pulse duration, CLK high | | 0.45 × t <sub>c_CKL</sub> | $0.45 \times t_{c\_CKL}$ | $0.45 \times t_{c\_CKL}$ | ns | | 04 | t <sub>pd_CLK-L</sub> | Pulse duration, CLK low | | 0.45 × t <sub>c_CKL</sub> | $0.45 \times t_{c\_CKL}$ | $0.45 \times t_{c\_CKL}$ | ns | | 05 | t <sub>R_CLK</sub> | Rise time, CLK | | | | $0.05 \times t_{c\_CKL}$ | ns | | 06 | t <sub>F_CLK</sub> | Fall time, CLK | | | | $0.05 \times t_{c\_CKL}$ | ns | | 07 | t <sub>s_DATA_IN</sub> | Setup time, DATA input | | 3 | | | ns | | 08 | t <sub>h_DATA_IN</sub> | Hold time, DATA input | Hold time, DATA input | | 0.6 | 0.5 | ns | | 09 | t <sub>d_DATA_OUT</sub> | Delay time, DATA output | | 2.375 | 1.8 | 1.45 | ns | | 010 | t <sub>h_DATA_OUT</sub> | Hold time, DATA output | | 0 | | | ns | | OSPIO Sp | ecific Paramete | rs (@ f <sub>op</sub> = 100 MHz) | | | | | | | | | DATA input delay | Pin set A | N/A | N/A | N/A | - | | 011 | t <sub>RXD_DLY</sub> (2) | (compared to RXDS | Pin set B | 1.5 | 4.0 | 5.2 | ns | | | | line) | Pin set C | 1.6 | 2.6 | 4.0 | ns | | 012 | t(2) | Programmable RXDS line | delay to | t <sub>RXD_DLY_min</sub> | t <sub>RXD_DLY_typ</sub> + | t <sub>RXD_DLY_max</sub> | ns | | 012 | t <sub>RXDS_DLY</sub> (2) | compensate for t <sub>RXD_DLY</sub> | | $+ 0.25 \times 1/f_{op}$ | | | 113 | | OSPI1 Sp | ecific Paramete | rs (@ f <sub>op</sub> = 100 MHz) | | | | | | | No | Parameter | | | Min | Тур | Max | Unit | |-----|---------------------------|------------------------------------|------------|--------------------------|----------------------------|--------------------------|------| | 011 | t <sub>RXD_DLY</sub> (2) | DATA input delay | Pin set A | 0.3 | 1.2 | 3.7 | ns | | | | (compared to RXDS | Pin set B | 1.1 | 1.9 | 2.3 | ns | | | | line) | Pin set C | 1.4 | 2.2 | 3.5 | ns | | 012 | t <sub>RXDS_DLY</sub> (2) | Programmable RXDS line | e delay to | t <sub>RXD_DLY_min</sub> | t <sub>RXD_DLY_typ</sub> + | t <sub>RXD_DLY_max</sub> | ns | | | | compensate for t <sub>RXD_DL</sub> | 1 | $+ 0.25 \times 1/f_{op}$ | | $+ 0.25 \times 1/f_{op}$ | 113 | <sup>1.</sup> Some pin multiplex options will reduce the operating frequency. Please see Cautionary information at the start of Section 4.2 Pin Function Options by Location. 2. The OSPI data input lines are being delayed inside the device compared to the RXDS data strobe line. A programmable delay should be added to the RXDS line itself to overcome the delay of the data input lines. The objective is to ensure that the RXDS line is delayed by ¼ OSPI clock cycle with respect to the leading edge of the valid data lines. For more information on the programming of the RXDS line delay, refer to Section OSPI Read Data Strobe Signal (OSPI\_RXDS) within Chapter Cryptographic Octal SPI (OSPI) of the device series-specific HWRM. Figure 5-13 OSPI Timing Diagram - SDR Mode Figure 5-14 OSPI Timing Diagram - DDR Mode (Transmit) Figure 5-15 OSPI Timing Diagram - DDR Mode (Receive) O12 (programmable RXDS delay) = O11 + 0.25 x 1/F<sub>CLK</sub> # **5.7.4.2 SDMMC Timing Characteristics** Table 5-36 and Figure 5-16 present the SDMMC timing characteristics in DS mode. Table 5-36 SDMMC Timing Characteristics (DS mode) | No | | Parameter | Min | Max | Unit | |-----|-------------------------|-----------------------------------------------|------|-------------------|------| | DS1 | t <sub>c_CLK</sub> | Cycle time, CLK | | 40 <sup>(1)</sup> | ns | | DS2 | t <sub>R_CLK</sub> | Rise time, CLK | | 10 | ns | | DS3 | t <sub>F_CLK</sub> | Fall time, CLK | | 10 | ns | | | D <sub>C_CLK</sub> | Duty cycle | 45 | 55 | % | | DS5 | t <sub>s_CMD_CLK</sub> | Setup time, CMD valid before CLK rising edge | 11.7 | | ns | | DS6 | t <sub>h CMD CLK</sub> | Hold time, CMD valid after CLK rising edge | 8.3 | | ns | | DS7 | t <sub>s_DATA_CLK</sub> | Setup time, DATA valid before CLK rising edge | 11.7 | | ns | | DS8 | t <sub>h_DATA_CLK</sub> | Hold time, DATA valid after CLK rising edge | 8.3 | | ns | <sup>1.</sup> Some pin multiplex options will reduce the operating frequency. Please see Cautionary information at the start of Section 4.2 Pin Function Options by Location. Figure 5-16 SDMMC Timing Diagram (DS mode) Table 5-37 and Figure 5-17 present the SDMMC timing characteristics in HS mode. # Table 5-37 SDMMC Timing Characteristics (HS mode) | No | | Parameter | Min | Max | Unit | |-----|-------------------------|-----------------------------------------------|-----|-----|------| | HS1 | t <sub>c_CLK</sub> | Cycle time, CLK | | 20 | ns | | HS2 | t <sub>R CLK</sub> | Rise time, CLK | | 3 | ns | | HS3 | t <sub>F_CLK</sub> | Fall time, CLK | | 3 | ns | | | D <sub>C_CLK</sub> | Duty cycle | 45 | 55 | % | | HS5 | t <sub>s CMD CLK</sub> | Setup time, CMD valid before CLK rising edge | 6.3 | | ns | | HS6 | t <sub>h_CMD_CLK</sub> | Hold time, CMD valid after CLK rising edge | 2.5 | | ns | | HS7 | t <sub>s_DATA_CLK</sub> | Setup time, DATA valid before CLK rising edge | 6.3 | | ns | | HS8 | t <sub>h DATA CLK</sub> | Hold time, DATA valid after CLK rising edge | 2.5 | | ns | Figure 5-17 SDMMC Timing Diagram (HS mode) Table 5-38 and Figure 5-18 present the SDMMC timing characteristics in SDR12/SDR25/SDR50 modes. Table 5-38 SDMMC Timing Characteristics (SDR12/SDR25/SDR50) | No | | Parameter | Mode | Min | Max | Unit | |-----|-------------------------|-----------------------------------------------|-------|-----|-----|------| | | | | SDR12 | | 40 | ns | | MC1 | t <sub>c_CLK</sub> | Cycle time, CLK | SDR25 | | 20 | ns | | | | | SDR50 | | 10 | ns | | MC2 | t <sub>R_CLK</sub> | Rise time, CLK | | | 3 | ns | | MC3 | t <sub>F_CLK</sub> | Fall time, CLK | | | 3 | ns | | | D <sub>C_CLK</sub> | Duty cycle | | 45 | 55 | % | | | | | SDR12 | 3 | | ns | | MC5 | t <sub>s_CMD_CLK</sub> | Setup time, CMD valid before CLK rising edge | SDR25 | 3 | | ns | | | | | SDR50 | 3 | | ns | | | | Hold time, CMD valid after CLK rising edge | SDR12 | 0.8 | | ns | | MC6 | t <sub>h_CMD_CLK</sub> | | SDR25 | 0.8 | | ns | | | | | SDR50 | 0.8 | | ns | | | | | SDR12 | 3 | | ns | | MC7 | t <sub>s_DATA_CLK</sub> | Setup time, DATA valid before CLK rising edge | SDR25 | 3 | | ns | | | | | SDR50 | 3 | | ns | | | | | SDR12 | 0.8 | | ns | | MC8 | t <sub>h_DATA_CLK</sub> | Hold time, DATA valid after CLK rising edge | SDR25 | 0.8 | | ns | | | | | SDR50 | 0.8 | | ns | Figure 5-18 SDMMC Timing Diagram (SDR12/SDR25/SDR50) #### 5.7.5 Camera Interfaces #### 5.7.5.1 LPCPI Timing Characteristics Table 5-39 and Figure 5-19 present the LPCPI timing characteristics. **Table 5-39 LPCPI Timing Characteristics** | No | | Parameter | Min | Max | Unit | |--------|---------------------------|-----------------------------------------------------------|------|-----|------| | LPCPI1 | t <sub>c_MCLK</sub> | Cycle time, PCLK | 16.7 | | ns | | LPCPI2 | t <sub>pd_MCLK</sub> | Pulse duration, PCLK | 8.33 | | ns | | LPCPI3 | t <sub>s_VSYNC_PCLK</sub> | Setup time, input vertical sync VSYNC valid before PCLK | 3 | | ns | | LPCPI4 | t <sub>h_VSYNC_PCLK</sub> | Hold time, input vertical sync VSYNC valid after PCLK | 3 | | ns | | LPCPI5 | t <sub>s_HSYNC_PCLK</sub> | Setup time, input horizontal sync HSYNC valid before PCLK | 3 | | ns | | LPCPI6 | t <sub>h_HSYNC_PCLK</sub> | Hold time, input horizontal sync HSYNC valid after PCLK | 3 | | ns | | LPCPI7 | t <sub>s_DATA_PCLK</sub> | Setup time, input DATA valid before PCLK | 5 | | ns | | LPCP18 | t <sub>h_DATA_PCLK</sub> | Hold time, input DATA valid after PCLK | 5 | | ns | Figure 5-19 LPCPI Timing Diagram # 5.7.6 Display Interfaces # 5.7.6.1 DPI Timing Characteristics Table 5-40 and Figure 5-20 present the DPI timing characteristics. #### **Table 5-40 DPI Timing Characteristics** | No | | Min | Max | Unit | | |-----|---------------------------|----------------------------------------------------|-----|------|----| | DP1 | t <sub>c</sub> | Cycle time | 20 | | ns | | | D <sub>C_CLK</sub> | Duty cycle, PCLK | 40 | 60 | % | | DP3 | t <sub>R_CLK</sub> | Rise time, PCLK | | 1 | ns | | DP4 | t <sub>F_CLK</sub> | Fall time, PCLK | | 1 | ns | | DP5 | t <sub>d all to CLK</sub> | Delay time, DE, VSYNC, HSYNC, DATA signals to PCLK | 5 | | ns | #### Figure 5-20 DPI Timing Diagram # 5.7.6.2 DSI Timing Characteristics The DSI interface timing characteristics are compliant with MIPI Alliance Specification for Display Serial Interface (DSI), Version 1.2, and MIPI Alliance Specification for D-PHY, Version 1.2. # 5.7.7 Debug Interface Table 5-41 and Figure 5-21 present the JTAG timing characteristics. **Table 5-41 JTAG Timing Characteristics** | No | | Min | Max | Unit | | |-----|----------------------------|--------------------------------------------------|-----|------|----| | JT1 | t <sub>c</sub> | Cycle time, TCK | 50 | 100 | ns | | JT2 | t <sub>pd_TCK-H</sub> | Pulse duration, TCK high | 24 | 49 | ns | | JT3 | t <sub>pd_TCK-L</sub> | Pulse duration, TCK low | 24 | 49 | ns | | JT4 | t <sub>s_TDI/TMS-TCK</sub> | Setup time, TDI/TMS valid before TCK rising edge | 7 | 7 | ns | | JT5 | t <sub>h_TDI/TMS-TCK</sub> | Hold time, TDI/TMS valid after TCK rising edge | 7 | 7 | ns | | JT6 | t <sub>d_TDO</sub> | Delay time, TDO valid after TCK falling edge | 7 | 7 | ns | Figure 5-21 JTAG Timing Diagram # **6 Package Information** # **6.1 Device Marking Definition** Figure 6-1 presents the top marking reference view. Figure 6-1 FBGA Device Top Marking Reference Table 6-1 presents the part number decoding. **Table 6-1 Product Identification** | Table 6-1 P | | | | | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------|---------|--------|----------|------------|----------------|------|----|----|---|---| | Example Part Number: A | E | 1 | 0 | 1 | F | 4 | 0 | 7 | 15 | 42 | U | Н | | Device Manufacturer | | | | | | | | | | | | | | A - Alif Semiconductor | | | | | | | | | | | | | | Device Family | | | | | | | | | | | | | | B - BLE-connected embedded microcontrollers | | | | | | | | | | | | | | E - Ensemble, embedded processors | | | | | | | | | | | | | | Device Series | | | | | | | | | | | | | | 0 - Service MCU | | | | | | | | | | | | | | 1 - Efficiency MCU | | | | | | | | | | | | | | 3 - Performance MCU | | | | | | | | | | | | | | | | | | | | | | | | | | | | 5 - Fusion processor MCU/MPU | | | | | | | | | | | | | | 7 - Extreme fusion processor MCU/MPU Number of Application Processing Cores | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 - Zero cores<br>1 - One cores | | | | | | | | | | | | | | 2 - Two cores | | | | | | | | | | | | | | | | | | | | | | | | | | | | Number of Real Time Processing Cores | | | | | | | | | | | | | | 0 - Zero cores | | | | | | | | | | | | | | 1 - One cores | | | | | | | | | | | | | | 2 - Two cores | | | | | | | | | | | | | | Security Attribute | | | | | | | | | | | | | | B - Basic security | | | | | | | | | | | | | | F - Full security, complete life cycle management | | | | | | | | | | | | | | Machine Learning and Al Capability | | | | | | | | | | | | | | 0 - Hardware Acceleration for AI/ML | | | | | | | | | | | | | | 1 - MCU Vector Extension (Helium) | t <b>-</b> - | | - /11- | I:\ | | | | | | | | | | 4 - Single Neural Processing Unit (Ethos-U55) + MCU V | | | - | - | | | | | | | | | | 8 - Dual Neural Processing Units (Ethos-U55) + MCU V | | | - | - | | | | | | | | | | 9 - Dual Neural Processing Units (Ethos-U55 and Ethos | -085) + | MCU | vecto | r Exte | nsion | | | | | | | | | (Helium) | 4h 110 | <b>-</b> \ . <b>.</b> . | | | F | -• | | | | | | | | A - Triple Neural Processing Units (2× Ethos-U55 and E | tnos-u8 | 5) + IV | ICU V | ector | Exten | sion | | | | | | | | (Helium) Wireless Capability | | | | | | | | | | | | | | 0 - No wireless | | | | | | | | | | | | | | M - BLE + IEEE 802.15.4 | | | | | | | | | | | | | | Peripheral Set | | | | | | | | | | | | | | 0 through 9, A through Z = Level of peripheral selectio | n miv hi | gher i | c tuni | مبالدہ | noro r | arinh | orale | | | | | | | On-Chip Application MRAM Size | | gnei i | s typic | cany I | iioi e t | empii | ciais | | | | | | | MRAM memory size in MB | | | | | | | | | | | | | | 1 <sup>st</sup> digit - N = None, 1 through 9 = 1MB through 9MB, | ۸ throug | ıh E – | 10N/P | three | ıah 15 | NAP ( | ) – 1 <i>E</i> | MP | | | | | | $2^{\text{nd}}$ digit - N = None, 1 through 9 = 1MB through 9MB, $2^{\text{nd}}$ digit - O = OKB, 1 = 128KB, 2 = 256KB, 3 = 384KB, 5 | _ | | | tiirot | ığıı 15 | , DIVID, C | ) – ΤΩ | IVID | | | | | | On-Chip Application SRAM Size | - 215KR | , , = / | OOVB | | | | | | | | | | | | | | | | | | | | | | | | | SRAM memory size in MB | ۸ +bra | rh E – | 10140 | thra: | ıah 15 | NAD C | ) = 1 <i>C</i> | MD | | | | | | 1 <sup>st</sup> digit - N = None, 1 through 9 = 1MB through 9MB, | A throug | gn F = | TOINIR | tnrot | ıgn 15 | iviB, ( | ) = TP | INIR | | | | | **Example Part Number:** 15 42 U Н E Α $2^{nd}$ digit - 0 = 0KB, 1 = 128KB, 2 = 256KB, 3 = 384KB, 5 = 512KB, 7 = 768KB Package Type and Pin Count A - WLCSP208, 0.5 mm pitch B - WLCSP212, 0.4 mm pitch H - WLCSP90, 0.4 mm pitch L - FBGA194, 0.5 mm pitch P - FBGA120, 0.5 mm pitch 5 - TQFP64, 0.5 mm pitch **Operating Temperature** S - Standard (see Section 5.2.1 General Operating Conditions) E - Extended (see Section 5.2.1 General Operating Conditions) H - Industrial (see Section 5.2.1 General Operating Conditions) Table 6-2 presents the Suffix (characters after main part number) decoding. #### **Table 6-2 Suffix Definition** | Position | Description | | | | | | |----------|----------------------------------------------------|--|--|--|--|--| | A | ID | | | | | | | В | ID revision | | | | | | | С | Firmware version | | | | | | | D | Fab site. D = Dresden | | | | | | | E | Final assembly site. M = Malaysia, K = South Korea | | | | | | | F | Final test site. S = Singapore, E = USA | | | | | | | | Space | | | | | | | Υ | Calendar year of device production | | | | | | | Υ | Calendar year of device production | | | | | | | W | Work week of device production | | | | | | | W | work week or device production | | | | | | PACKAGE OUTLINE # **6.2 Package Specifications** ### 6.2.1 FBGA194 Package Information ## **6.2.1.1 FBGA194 Thermal Operating Specifications** Table 6-3 provides thermal operating specifications for FBGA194 package. **Table 6-3 FBGA194 Thermal Operating Specifications** | | Value | Unit | | |---------------|-----------------------------------------------------------------|------|------| | $\theta_{JA}$ | Thermal resistance in natural convection (junction-to-free air) | 21.1 | °C/W | | $\theta_{JC}$ | Thermal resistance (junction-to-case) | 17.0 | °C/W | | $\Psi_{JT}$ | Thermal characterization parameter (junction-to-package top) | 21.0 | °C/W | ## 6.2.1.2 FBGA194 Package Outline Figure 6-2 presents FBGA194 package outline. Figure 6-2 FBGA194 Package Outline (1) 1. All linear dimensions are in millimeters. # **6.3 Storage Conditions** Table 6-4 defines specifics in the storage conditions. # **Table 6-4 Storage Conditions** | | | Min | Max | Unit | | |------------------|---------------------|-------------------------------------------------|-----|------|----| | T <sub>STG</sub> | Storage temperature | | -40 | 150 | °C | | %RH | Relative Humidity | FBGA package: MSL3 (Moisture Sensitivity Level) | | | | # 7 Ordering Information Table 7-1 presents the optional features for each orderable part number. #### **Table 7-1 Orderable Part Numbers** | Part Number <sup>(1)</sup> | MRAM | SRAM | GPIO<br>(1.8 V) | Package Operati | | |----------------------------|-------|-------|-----------------|-----------------|------------| | AE101F4071542LH | 1.5MB | 4.5MB | 120 | FBGA194 | Industrial | - 1. Ordering designation for shipment packaging: - Add the following suffix to base part number: - o -T, for Tape and Reel - -Y, for Tray - Example: AE101F4071542LH-T is Tape and Reel Table 7-2 shows the user SRAM banks with their corresponding sizes (in KB) available for each part number. #### **Table 7-2 Part Numbers SRAM Breakdown** | Part Number | Total SRAM (KB) | SRAMO (KB) | SRAM1 (KB) | SRAM2 (KB) | SRAM3 (KB) | SRAM4 (M55-HE<br>ITCM) (KB) | SRAM5 (M55-HE<br>DTCM) (KB) | |-----------------|-----------------|------------|------------|------------|------------|-----------------------------|-----------------------------| | AE101F4071542LH | 4608 | 4096 | N/A | N/A | N/A | 256 | 256 | For complete part number decoding, see Section 6.1 Device Marking Definition. # 8 Legal and Support Information ### 8.1 Disclaimers Portions Copyright © 2021 Synopsys, Inc. Used with permission. All rights reserved. Synopsys & DesignWare are registered trademarks of Synopsys, Inc. ### **Legal Notice - Please Read** Alif Semiconductor™ reserves the right, without notice, to alter, edit, update, make corrections, and improvements to Alif documentation and products at any time. It is the responsibility of customers to maintain the most current versions of documentation before making any purchases from Alif. The information found in this documentation is provided to purchasers solely for the purpose of enabling hardware and software implementation of Alif products. Alif neither takes any responsibility for, nor guarantees the appropriateness of, its products for a specific purpose. Customers accept the responsibility for the selection and incorporation of Alif products into their systems and Alif has no liability with respect thereto. ALIF ALSO DISCLAIMS ANY AND ALL LIABILITY WITH RESPECT THERETO, INCLUDING WITHOUT LIMITATION, DIRECT, CONSEQUENTIAL, INDIRECT, SPECIAL AND INCIDENTAL DAMAGES. ADDITIONALLY, ALIF DISCLAIMS AND EXCLUDES ALL WARRANTIES, WHETHER STATUTORY, EXPRESS OR IMPLIED, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT AND THOSE ARISING FROM COURSE OF DEALING AND USAGE OF TRADE. Alif Semiconductor and the Alif logo are trademarks of Alif. For more information about our trademarks, please visit our website at <a href="https://alifsemi.com/legal/">https://alifsemi.com/legal/</a>. The omission of any Alif trademark, product name or any other name from this list does not constitute a waiver of Alif's intellectual property rights. The recipient of this document does not have permission to copy, reprint, reproduce, duplicate, share, in any form, in whole or in part, unless prior written consent from Alif is obtained. Please contact an Alif representative at <a href="mailto:com">contact@alifsemi.com</a> if you have any questions regarding the information in this document. Alif sells products according to standards terms and conditions of sales, which can be found at: https://alifsemi.com/legal/ #### 8.2 Related Documents and Tools - Alif Semiconductor E1 Series Hardware Reference Manual (HWRM) - Alif Semiconductor E Series Software Reference Manual (SWRM) For additional Alif Semiconductor technical documentation and software resources please visit: - User Guides & App Notes - Software & Tools For managing software configurations of device resources, power, pins, clocks, DMA requests, interrupts, and various other additional settings, refer to the Alif Conductor tool. ### **8.3 Contact Information** For more information visit our website <u>Alif Semiconductor</u> or contact us: contact@alifsemi.com US HQ - Silicon Valley, CA 7901 Stoneridge Drive, Suite 300 Pleasanton, CA 94588 ### 8.4 Trademarks The Alif logo, Ensemble, and *aiPM* are trademarks of Alif Semiconductor. For additional information about Alif Semiconductor trademarks, refer to <a href="https://alifsemi.com/legal/">https://alifsemi.com/legal/</a>. Arm, Cortex, CoreSight, TrustZone, AMBA, Thumb, and Ethos are registered trademarks or trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. Neon, and Helium are trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. Secure Digital and SD is a registered trademark of SD Card Association. Synopsys & DesignWare are registered trademarks of Synopsys, Inc. eMMC is trademarks of MultiMediaCard Association. All other product or service names are the property of their respective owners. # 8.5 Acronyms 3 #### 3GPP 3rd Generation Partnership Project #### A #### **ACP** Accelerator Coherency Port ### **ADC** Analog to Digital Converter #### AES Advanced Encryption Standard ### AHI Application Host Interface #### ΑI Artificial Intelligence #### aiPM autonomous intelligent Power Management ### **AON** Always On ### API **Application Programming Interface** ### **APSS** **Application Processor Subsystem** ### **ATOC** **Application Table of Content** #### В ### **BER** Bit-Error Ratio ### BLE Bluetooth Low Energy #### **BLIT** **Block Image Transfers** # BOD **Brown-Out Detect** #### **BOR** **Brown-Out Reset** ### BPU Breakpoint Unit ### C ### **CAN** Controller Area Network ### **CANFD** Controller Area Network with Flexible Data rate ### CCC Common Command Code ### CDC Configurable DPI Controller ### **CDM** Charged Device Model ### **CLUT** Color Look-Up Table ### **CMP** Comparator ### **CMSIS** Common Microcontroller Software Interface Standard ### **CNN** Convolutional Neural Network ### CPI Camera Parallel Interface ### CPU Central Processing Unit ### CRC Cyclic Redundancy Check ### CSI Camera Serial Interface ### D ### DAC Digital to Analog Converter ### DAP **Debug Access Port** ### **DDR** Double Data Rate # DL Display List / Download ### DLR Display List Reader ### DM Device Manufacturer ### **DMA** **Direct Memory Access** ### **DMAC** Direct Memory Access Controller ### **DMIC** Digital Microphone ### DPA Differential Power Analysis ### DPI Display Parallel Interface / Display Pixel Interface ### DPU Data Processing Unit #### DRD Dual-Role Device ### DSC **Display Stream Compression** ### DSI Display Serial Interface ### **DTCM** Data Tightly-Coupled Memory ### **DWT** Data Watchpoint and Trace ### Ε ### **ECB** Electronic Codebook # **ECC** Error-Correcting Code / Elliptic-Curve Cryptography ### *eDRX* Extended Discontinuous Reception ### **EMC** **Electromagnetic Compatibility** ### **EMFI** Electromagnetic Fault Injection ### **EMI** Electromagnetic Interference ### **EMS** **Electromagnetic Susceptibility** ### **EOL** End of Life ### ЕоТр **End of Transmission Packet** ### **EPU** **Extension Processing Unit** ### **ESD** Electrostatic Discharge ### eSIM Embedded Subscriber Identity Module ### **ETH** Ethernet ### **EVTRTR** **Event Router** ### **EWIC** External Wakeup Interrupt Controller #### F ### FC Firewall Component # **FIR** Finite Impulse Response ### **FSR** Full-Scale Range G ### GIC Generic Interrupt Controller ### **GNSS** Global Navigation Satellite Subsystem #### **GOPS** Giga Operations Per Second ### **GPIO** General-Purpose Input/Output ### **GPS** **Global Positioning System** ### **GPU** **Graphics Processing Unit** ### Н ### **HBM** **Human Body Model** ### HCI Host Communication Interface ### **HDR** High Data Rate ### ΗE High Efficiency ### **HFRC** High-Frequency Resistor-Capacitor ### **HFXO** High-Frequency Crystal Oscillator ### НМІ Human Machine Interface #### HP High Performance ### **HPP** High Performance Point ### HUK Hardware Unique Key ### **HWRM** Hardware Reference Manual ### **HWSEM** Hardware Semaphore #### 1 ### I2C Inter-Integrated Circuit #### **12S** Inter-IC Sound #### *13C* Improved Inter-Integrated Circuit ### IBI **In-Band Interrupt** #### **ICMP** Internet Control Message Protocol ### ICV Integration Circuit Vendor #### IDE Integrated Design Environment ### **IFG** Interframe Gap # IFU Instruction Fetch Unit ### IIR Infinite Impulse Response # IMD Intermodulation Distortion ### IoT Internet of Things ### **IPC** Inter-Process Communication #### ΙΡΙ Image Pixel Interface ### **IRQRTR** Interrupt Router ### **iSIM** Integrated Subscriber Identity Module ### ISP **In-System Programming** ### **ITCM** Instruction Tightly-Coupled Memory ### *iUICC* integrated Universal Integrated Circuit Card ### **IWIC** Internal Wakeup Interrupt Controller #### I ### LCD Liquid Crystal Display #### LCS Life Cycle State ### LDE Lockdown Extension # LDO Low Drop-Out ### LE Low Energy # **LFRC** Low-Frequency Resistor-Capacitor ### **LFXO** Low-Frequency Crystal Oscillator ### **LOM** Listen Only Mode ### LP Low-Power #### **LPCMP** **Low-Power Comparator** ### **LPGPIO** Low-Power General-Purpose Input/Output ### LPI2C Low-Power Inter-Integrated Circuit ### LPI2S Low-Power Inter-IC Sound ### **LPM** Link Power Management ### **LPP** Low Performance Point ### **LPPDM** Low-Power Pulse Density Modulation #### **LPRTC** Low-Power Real-Time Counter ### **LPSPI** Low-Power Serial Peripheral Interface ### **LPTIMER** Low-Power Timer ### LSB Least Significant Bit ### LTE Long-Term Evolution ### LUT Look-Up Table #### М ### MAC Media Access Controller ### MAU Memory Authentication Unit #### MBI Master Bus Interface ### MCU Microcontroller Unit ### ΜE **Monitor Extension** #### MHU Message Handling Unit ### ML **Machine Learning** #### MMU Memory Management Unit ### MPE **Master Permission Entry** ### MPU Memory Protection Unit ### **MRAM** Magnetoresistive Random-Access Memory # MSL Moisture Sensitivity Level ### MTL MAC Transaction Layer # MVE M-profile Vector Extension #### **MWS** Mobile Wireless Standard #### Ν ### NMI Non-Maskable Interrupt ### NPP Nominal Performance Point ### NPU **Neural Processing Unit** ### NPU-HE Neural Processing Unit-High Efficiency ### NPU-HP Neural Processing Unit-High Performance #### NRZ Non-Return-to-Zero # NS Non-Secure #### **NVIC** Nested Vectored Interrupt Controller ### **NVM** Non-Volatile Memory #### 0 ### **OCS** **OEM-signed Configuration Settings** ### **OEM** Original Equipment Manufacturer ### OPP Operating Performance Point ### **OSPI** Octal Serial Peripheral Interface ### ОТоС **OEM-signed Table of Contents** ### OTP One Time Programmable #### Ρ ### PCB Printed Circuit Board ### **PCM** Pulse Code Modulation ### PD **Power Domain** ### **PDM** **Pulse Density Modulation** #### PE **Protection Extension** # PLL Phase-Locked Loop #### **PMU** Performance Monitoring Unit ### **POR** Power-On-Reset #### PPI PHY Protocol Interface / Private Peripheral Interrupt ### PPS Precise Positioning Service # PPU Power Policy Unit ### **PSC** Power Sequence Controller ### **PSM** Power Saving Mode ### **PSRAM** Pseudo-Static Random-Access Memory ### **PSRR** Power Supply Rejection Ratio ### **PWM** Pulse Width Modulation ### Q ### QEC Quadrature Encoder Counter ### R ### RAI Release Assistance Indication #### **RDC** Receiver Delay Compensation ### RF Radio Frequency ### RFI Radio Frequency Interference ### RLE Run-Length Encoding #### **RMA** Return Merchandise Authorization ### **RNN** Recurrent Neural Network ### RO **Read Only** ### **ROM** Read Only Memory ### RoT Root-of-Trust ### **RSA** Rivest-Shamir-Adleman #### RSE Region Size Extension ### RSSI Received Signal Strength Indicator #### **RSTC** Reset Controller ### RTC Real-Time Counter ### RTOS Real-Time Operating System ### RTSS Real-Time Subsystem ### RW Read/Write # S ### SAR Successive Approximation Register ### SAU Security Attribution Unit ### SBI Slave Bus Interface ### SCU Snoop Control Unit ### SDA Serial Data ### **SDIO** Secure Digital Input/Output ### **SDMMC** Secure Digital / Embedded Multimedia Card ### SDR Single Data Rate ### SE Secure Enclave / Secure Enable ### SESS Secure Enclave Subsystem #### **SFD** Start of Frame Data / Start Frame Delimiter ### SGI Software Generated Interrupt #### SHA Secure Hash Algorithm ### SIM Subscriber Identity Module ### **SIMD** Single Instruction Multiple Data ### SJW Synchronization Jump Width ### **SMP** Symmetric Multi-Processing ### SNR Signal-to-Noise Ratio ### SPA Simple Power Analysis ### SPI Serial Peripheral Interface / Shared Peripheral Interrupt # **SRAM** Static Random-Access Memory #### SSP Synchronous Serial Protocol ### SST Single Shot Transmission ### STB Store Buffer ### STOC System Table of Content ### **SWD** Serial Wire Debug ### **SWRM** Software Reference Manual ### T ### **TCM** **Tightly-Coupled Memory** ### **TCP** Transmission Control Protocol # **TDC** Transmitter Delay Compensation #### ΤE Translation Extension ### TEE Trusted Execution Environment #### **TFT** Thin-Film-Translator ### **TGU** TCM Gate Unit # TOC Table of Content ### **TRNG** True Random Number Generator ### **TSENS** Temperature Sensor U ### **UART** Universal Asynchronous Receiver/Transmitter ### UDE Unprivileged Debug Extension ### UDP **User Datagram Protocol** ### UI Unit Interval / User Interface ### UL Upload ### UPP Ultra-Low Performance Point ### USB **Universal Serial Bus** ### **UTIMER** **Universal Timer** #### V ### **VTOR** Vector Table Offset Register ### W ### **WDT** Watchdog Timer #### WFE Wait For Event ### WFI Wait For Interrupt 162 X XIP eXecute-in-Place ΧO Execute Only Z ΖI Zero Initialized # 9 Revision History Table 9-1 provides the history of changes to this document. **Table 9-1 Revision History** | Date | Revision | Changes | |---------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | January 2025 | 2.11 | Changes from previous revision include: Updated the caution statement at the beginning of Section 4.2 Pin Function Options by Location Editorial enhancements | | December 2024 | 2.10 | Changes from previous revision include: Added note regarding Low Power peripherals access in Table 2-1 Device Features and Peripherals Updated Section 3.2 Neural Processing Unit (NPU) Updated note under Figure 3-5 Device Clocking Scheme Overview Removed note in Section 3.11.2 SRAM Overview and Section 5.4 Memory Characteristics Added notes regarding Low Power peripherals access in Section 3.14.1 LPTIMER Overview, Section 3.14.4 LPRTC Overview, Section 3.15 General-Purpose Input/Output Module, Section 3.16.3 I2C Overview, Section 3.16.4 I2S Overview, Section 3.16.6 PDM Overview, Section 3.16.8 UART Overview, Section 3.18.1 CPI Overview, and Section 3.20.4 LPCMP Overview Updated Table 5-35 OSPI Timing Characteristics with information on DATA input line delay and RXDS line compensation Added Figure 5-14 OSPI Timing Diagram - DDR Mode (Transmit) and Figure 5-15 OSPI Timing Diagram - DDR Mode (Receive) Updated Table 6-1 Product Identification Editorial enhancements |